



## DUAL PROCESSOR SUPERVISORS

### FEATURES

- Dual Supervisory Circuits for DSP- and **Processor-Based Systems**
- **Power-On Reset Generator with Fixed Delay** Time of 200ms; no External Capacitor Needed
- Watchdog Timer Retriggers the RESET Output • at SENSEn ≥ V<sub>IT+</sub>
- **Temperature-Compensated Voltage Reference** .
- Maximum Supply Current of 40µA •
- Supply Voltage Range: 2.7V to 6V .
- Defined RESET Output From  $V_{DD} \ge 1.1V$
- **MSOP-8 and SO-8 Packages**
- Temperature Range: -40°C to +85°C

### APPLICATIONS

- **Processor Supply Monitoring**
- **Industrial Equipment**
- **Automotive Systems**
- Portable/Battery-Powered Equipment
- Wireless Communication Systems
- Notebook/Desktop Computers

### DESCRIPTION

The TPS3305 family is a series of micropower supply voltage supervisors designed for circuit initialization. Its dual monitor topology is well-suited to use in DSP and processor-based systems, which often require two supply voltages, core and I/O.

RESET is asserted when the voltage at either SENSEn pin falls below its threshold voltage, VIT. When both SENSEn pins are again above their respective threshold voltages, RESET is held low for the factory-programmed delay time (200ms typ). RESET is also asserted if the watchdog input (WDI) is not toggled for more than 1.6s typ.

The TPS3305-xx devices are available in either 8-pin MSOP or SO packages, and are specified for operation over a temperature range of -40°C to +85°C.



D OR DGN PACKAGE (TOP VIEW) SENSE1 V<sub>DD</sub> SENSE2 MR RESET WDI GND RESET

么

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

## TPS3305







This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

|            | NOMINAL SUPER | RVISED VOLTAGE | THRESHOLD VOLTAGE (TYP) |        |  |
|------------|---------------|----------------|-------------------------|--------|--|
| DEVICE     | SENSE1        | SENSE2         | SENSE1                  | SENSE2 |  |
| TPS3305-18 | 3.3 V         | 1.8 V          | 2.93 V                  | 1.68 V |  |
| TPS3305-25 | 3.3 V         | 2.5 V          | 2.93 V                  | 2.25 V |  |
| TPS3305-33 | 5.0 V         | 3.3 V          | 4.55 V                  | 2.93 V |  |

#### **ORDERING INFORMATION**<sup>(1)</sup>

(1) For the most current specifications and package information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

Over operating junction temperature range (unless otherwise noted).

|                                                                                          | UNIT                                           |
|------------------------------------------------------------------------------------------|------------------------------------------------|
| Supply voltage range, V <sub>DD</sub>                                                    | –0.3V to +7V                                   |
| V <sub>MR</sub> , V <sub>WDI</sub>                                                       | –0.3V to V <sub>DD</sub> + 0.3V                |
| Input voltage at SENSE1 and SENSE2, VI                                                   | (V <sub>DD</sub> + 0.3)V <sub>IT</sub> / 1.25V |
| V <sub>RESET</sub> , V <sub>RESET</sub>                                                  | –0.3V to +7V                                   |
| Maximum low output current, I <sub>OL</sub>                                              | 5mA                                            |
| Maximum high output current, I <sub>OH</sub>                                             | –5mA                                           |
| Input clamp current, $I_{IK}$ (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> )  | ±20mA                                          |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DD</sub> ) | ±20mA                                          |
| Continuous total power dissipation                                                       | See Dissipation Ratings Table                  |
| Operating junction temperature range, T <sub>J</sub>                                     | –40°C to +85°C                                 |
| Storage temperature range, T <sub>stg</sub>                                              | –65°C to +150°C                                |
| Soldering temperature                                                                    | +260°C                                         |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND.

### DISSIPATION RATINGS TABLE

| PACKAGE | T <sub>A</sub> ≤ +25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE $T_A = +25^{\circ}C$ | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING |
|---------|----------------------------------------|-----------------------------------------------|----------------------------------------|----------------------------------------|
| DGN     | 2.14W                                  | 17.1mW/°C                                     | 1.37W                                  | 1.11W                                  |
| D       | 725mW                                  | 5.8mW/°C                                      | 464mW                                  | 377mW                                  |

2



### **ELECTRICAL CHARACTERISTICS**

Over operating junction temperature range (unless otherwise noted).

|                                                           |                                                |          |                                                                       | TPS                    | 3305-xx |                       |      |
|-----------------------------------------------------------|------------------------------------------------|----------|-----------------------------------------------------------------------|------------------------|---------|-----------------------|------|
|                                                           | PARAMETER                                      |          | TEST CONDITIONS                                                       | MIN                    | TYP     | MAX                   | UNIT |
| V <sub>DD</sub>                                           | Input supply range                             |          |                                                                       | 2.7                    |         | 6.0                   | V    |
| TJ                                                        | Operating junction temperature ra              | ange     |                                                                       | -40                    |         | +85                   | °C   |
|                                                           |                                                |          |                                                                       | V <sub>DD</sub> - 0.2V |         |                       | V    |
| V <sub>OH</sub>                                           | High-level output voltage                      |          | $V_{DD} = 3.3V, I_{OH} = -2mA$                                        | $V_{DD} - 0.4V$        |         |                       | V    |
|                                                           |                                                |          | $V_{DD} = 6V, I_{OH} = -3mA$                                          | $V_{DD} - 0.4V$        |         |                       | V    |
|                                                           |                                                |          | $V_{DD} = 2.7V$ to 6V,<br>$I_{OL} = 20\mu A$                          |                        |         | 0.2                   | V    |
| V <sub>OL</sub>                                           | Low-level output voltage                       |          | V <sub>DD</sub> = 3.3V, I <sub>OL</sub> = 2mA                         |                        |         | 0.4                   | V    |
|                                                           |                                                |          | $V_{DD} = 6V, I_{OL} = 3mA$                                           |                        |         | 0.4                   | V    |
|                                                           | Power-up reset voltage <sup>(1)</sup>          |          | $V_{DD} \ge 1.1V, I_{OL} = 20\mu A$                                   |                        |         | 0.4                   | V    |
|                                                           |                                                |          |                                                                       | 1.64                   | 1.68    | 1.72                  | V    |
|                                                           |                                                | VSENSE1, | $V_{DD} = 2.7V$ to 6V,                                                | 2.20                   | 2.25    | 2.30                  | V    |
| V <sub>IT-</sub> Negative-going<br>voltage <sup>(2)</sup> |                                                | VSENSE2  | $T_A = 0^\circ C$ to +85°C                                            | 2.86                   | 2.93    | 3.0                   | V    |
|                                                           | Negative-going input threshold                 |          |                                                                       | 4.46                   | 4.55    | 4.64                  | V    |
|                                                           | voltage <sup>(2)</sup>                         |          |                                                                       | 1.64                   | 1.68    | 1.73                  | V    |
|                                                           |                                                | VSENSE1, | $V_{DD} = 2.7V$ to 6V,<br>$T_A = -40^{\circ}C$ to +85°C               | 2.20                   | 2.25    | 2.32                  | V    |
|                                                           |                                                | VSENSE2  |                                                                       | 2.86                   | 2.93    | 3.02                  | V    |
|                                                           |                                                |          |                                                                       | 4.46                   | 4.55    | 4.67                  | V    |
|                                                           |                                                |          | V <sub>IT</sub> = 1.68V                                               |                        | 15      |                       | mV   |
|                                                           |                                                |          | V <sub>IT-</sub> = 2.25V                                              |                        | 20      |                       | mV   |
| V <sub>hys</sub>                                          | Hysteresis at VSENSEn input                    |          | V <sub>IT-</sub> = 2.93V                                              |                        | 30      |                       | mV   |
|                                                           |                                                |          | V <sub>IT-</sub> = 4.55V                                              |                        | 40      |                       | mV   |
| I <sub>H(AV)</sub>                                        | Average high-level input current               | WDI      | $WDI = V_{DD} = 6V$<br>Time average (dc = 88%)                        |                        | 100     | 150                   | μA   |
| I <sub>L(AV)</sub>                                        | Average low-level input current                | WDI      | $WDI = 0V, V_{DD} = 6V$<br>Time average (dc = 12%)                    |                        | -15     | -20                   | μΑ   |
| VIH                                                       | High-level input voltage at $\overline{MR}$ ar | nd WDI   |                                                                       | $0.7 \times V_{DD}$    |         |                       | V    |
| VIL                                                       | Low-level input voltage at $\overline{MR}$ an  | d WDI    |                                                                       |                        | (       | 0.3 x V <sub>DD</sub> | V    |
| Δt / ΔV                                                   | Input transition rise and fall rate a          | at MR    |                                                                       |                        |         | 50                    | ns/V |
|                                                           |                                                | WDI      | $WDI = V_{DD} = 6V$                                                   |                        | 120     | 170                   | μΑ   |
| L.                                                        | High-level input current                       | MR       | $\overline{\text{MR}}$ = 0.7 × V <sub>DD</sub> , V <sub>DD</sub> = 6V |                        | -130    | -180                  | μA   |
| Ι <sub>Η</sub>                                            |                                                | SENSE1   | $VSENSE1 = V_{DD} = 6V$                                               |                        | 5       | 8                     | μA   |
|                                                           |                                                | SENSE2   | $VSENSE2 = V_{DD} = 6V$                                               |                        | 6       | 9                     | μA   |
|                                                           |                                                | WDI      | $WDI = 0V, V_{DD} = 6V$                                               |                        | -120    | -170                  | μA   |
| IL                                                        | Low-level input current                        | MR       | $\overline{\text{MR}} = 0\text{V}, \text{ V}_{\text{DD}} = 6\text{V}$ |                        | -430    | -600                  | μA   |
|                                                           |                                                | SENSEn   | VSENSE1,2 = 0V                                                        | -1                     |         | 1                     | μA   |
| I <sub>DD</sub>                                           | Supply current                                 |          |                                                                       |                        |         | 40                    | μA   |
| CI                                                        | Input capacitance                              |          | $V_{I} = 0V$ to $V_{DD}$                                              |                        | 10      | pF                    |      |

The lowest supply voltage at which RESET becomes active. t<sub>r</sub>, V<sub>DD</sub> ≥15 μs/V.
To ensure best stability of the threshold voltage, a bypass capacitor (0.1 μF ceramic) should be placed close to the supply terminals.





### TIMING REQUIREMENTS

At  $V_{DD}$  = 2.7V to 6V,  $R_L$  = 1M\Omega,  $C_L$  = 50pF, and  $T_J$  = +25°C.

|    | PARAMETER   |        | TEST CONDITIONS                                                                        | MIN | ТҮР | MAX | UNIT |
|----|-------------|--------|----------------------------------------------------------------------------------------|-----|-----|-----|------|
|    |             | SENSEn | $V_{SENSEnL} = V_{IT-} -0.2V, V_{SENSEnH} = V_{IT+} +0.2V$                             | 6   |     |     | μs   |
| tw | Pulse width |        |                                                                                        | 100 |     |     | ns   |
|    |             | WDI    | $V_{\text{IH}} = 0.7 \times V_{\text{DD}}, \ V_{\text{IL}} = 0.3 \times V_{\text{DD}}$ | 100 |     |     | ns   |

### SWITCHING CHARACTERISTICS

At  $V_{DD}$  = 2.7V to 6V,  $R_L$  = 1M\Omega,  $C_L$  = 50pF, and  $T_J$  = +25°C.

|                     | PARAMETEI                                             | र                                   | TEST CONDITIONS                                                                                                                              | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>t(out)</sub> | Watchdog time-out                                     |                                     | $ \begin{array}{l} V_{I(SENSEn)} \geq V_{IT+} + 0.2V, \ \overline{MR} \ \geq 0.7 \times \\ V_{DD} \\ \text{See Timing Diagram} \end{array} $ | 1.1 | 1.6 | 2.3 | S    |
| t <sub>d</sub>      | Delay time                                            |                                     | $V_{I(SENSEn)} \ge V_{IT+} + 0.2V, \overline{MR} \ge 0.7 \times V_{DD}$<br>See Timing Diagram                                                | 140 | 200 | 280 | ms   |
| t <sub>PHL</sub>    | Propagation (delay) time,<br>high-to-low level output | MR to RESET,<br>MR to RESET         | $ \begin{array}{l} V_{I(SENSEn)} \geq V_{IT+} + 0.2V, \\ V_{IH} = 0.7 \times V_{DD}, \ V_{IL} = 0.3 \times V_{DD} \end{array} $              |     | 200 | 500 | ns   |
| t <sub>PLH</sub>    | Propagation (delay) time,<br>low-to-high level output | MR to RESET,<br>MR to RESET         | $ \begin{array}{l} V_{I(SENSEn)} \geq V_{IT+} + 0.2V, \\ V_{IH} = 0.7 \times V_{DD}, \ V_{IL} = 0.3 \times V_{DD} \end{array} $              |     | 200 | 500 | ns   |
| t <sub>PHL</sub>    | Propagation (delay) time,<br>high-to-low level output | SENSEn to RESET,<br>SENSEn to RESET | $\frac{V_{IH}}{MR} = V_{IT+} +0.2V, V_{IL} = V_{IT-} -0.2V,$<br>$\frac{V_{IH}}{MR} \ge 0.7 \times V_{DD}$                                    |     | 1   | 5   | μs   |
| t <sub>PLH</sub>    | Propagation (delay) time,<br>low-to-high level output | SENSEn to RESET,<br>SENSEn to RESET | $\label{eq:VIH} \begin{array}{l} V_{IH} = V_{IT+} + 0.2V, \ V_{IL} = V_{IT-} \ -0.2V, \\ \hline MR \ \geq 0.7 \times V_{DD} \end{array}$     |     | 1   | 5   | μs   |

4

### **DEVICE INFORMATION**

### FUNCTION/TRUTH TABLE<sup>(1)</sup>

| MR | SENSE1 > V <sub>IT1</sub> | SENSE2 > V <sub>IT2</sub> | RESET | RESET |
|----|---------------------------|---------------------------|-------|-------|
| L  | Х                         | X                         | L     | Н     |
| Н  | 0                         | 0                         | L     | Н     |
| Н  | 0                         | 1                         | L     | Н     |
| Н  | 1                         | 0                         | L     | Н     |
| Н  | 1                         | 1                         | Н     | L     |

(1) **X** = Don't care



### FUNCTIONAL BLOCK DIAGRAM

### **TERMINAL FUNCTIONS**

| TEF             | RMINAL |                          |
|-----------------|--------|--------------------------|
| NAME            | NO.    | DESCRIPTION              |
| GND             | 4      | Ground                   |
| MR              | 7      | Manual reset             |
| RESET           | 5      | Active-low reset output  |
| RESET           | 6      | Active-high reset output |
| SENSE1          | 1      | Sense voltage input 1    |
| SENSE2          | 2      | Sense voltage input 2    |
| WDI             | 3      | Watchdog timer input     |
| V <sub>DD</sub> | 8      | Supply voltage           |



### **TYPICAL CHARACTERISTICS**

6



### **TYPICAL CHARACTERISTICS (continued)**





### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS3305-18D      | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 30518                   | Samples |
| TPS3305-18DG4    | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 30518                   | Samples |
| TPS3305-18DGN    | ACTIVE        | HVSSOP       | DGN                | 8    | 80             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | AAM                     | Samples |
| TPS3305-18DGNG4  | ACTIVE        | HVSSOP       | DGN                | 8    | 80             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | AAM                     | Samples |
| TPS3305-18DGNR   | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | AAM                     | Samples |
| TPS3305-18DGNRG4 | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | AAM                     | Samples |
| TPS3305-18DR     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 30518                   | Samples |
| TPS3305-18DRG4   | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 30518                   | Samples |
| TPS3305-25D      | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 30525                   | Samples |
| TPS3305-25DGN    | ACTIVE        | HVSSOP       | DGN                | 8    | 80             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | AAN                     | Samples |
| TPS3305-25DGNR   | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | AAN                     | Samples |
| TPS3305-25DR     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 30525                   | Samples |
| TPS3305-33D      | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 30533                   | Samples |
| TPS3305-33DG4    | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 30533                   | Samples |
| TPS3305-33DGN    | ACTIVE        | HVSSOP       | DGN                | 8    | 80             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | AAO                     | Samples |
| TPS3305-33DGNG4  | ACTIVE        | HVSSOP       | DGN                | 8    | 80             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | AAO                     | Samples |
| TPS3305-33DGNR   | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | AAO                     | Samples |
| TPS3305-33DGNRG4 | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | AAO                     | Samples |
| TPS3305-33DR     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 30533                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:



ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS3305-18DGNR              | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS3305-18DR                | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS3305-25DGNR              | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS3305-25DR                | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS3305-33DGNR              | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS3305-33DR                | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3305-18DGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPS3305-18DR   | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TPS3305-25DGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPS3305-25DR   | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TPS3305-33DGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPS3305-33DR   | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |



www.ti.com

5-Jan-2022

### TUBE



| *All | dimensions | are | nominal |
|------|------------|-----|---------|
|      | unnensions | are | nonnai  |

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS3305-18D   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS3305-18DG4 | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS3305-25D   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS3305-33D   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS3305-33DG4 | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |

# **GENERIC PACKAGE VIEW**

## PowerPAD VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE

3 x 3, 0.65 mm pitch

**DGN 8** 

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4225482/A

## **DGN0008D**

## **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



PowerPAD is a trademark of Texas Instruments.

## **DGN0008D**

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## DGN0008D

## **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## D0008A



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated