

Order

Now





**TPS57112-Q1** 

SLVSAL8D - DECEMBER 2010 - REVISED MAY 2019

# TPS57112-Q1 Automotive 2.95-V to 6-V, 2-A, 2-MHz Synchronous Buck Converter

Technical

Documents

#### Features 1

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to +125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- Two 12-mΩ (Typical) MOSFETs for High Efficiency at 2-A Loads
- 200-kHz to 2-MHz Switching Frequency
- 0.8 V ± 1% Voltage Reference Over Temperature (-40°C to +150°C)
- Synchronizes to External Clock
- Adjustable Slow Start and Sequencing
- UV and OV Power-Good Output
- -40°C to +150°C Operating Junction Temperature Range
- Thermally Enhanced 3-mm × 3-mm 16-Pin WQFN
- Pin-Compatible to TPS54418
- Create a custom design using the TPS57112-Q1 with the WEBENCH® Power Designer

# 2 Applications

V<sub>(VIN)</sub>

 $C_{(I)}$ 

C<sub>(SS)</sub>

- Low-Voltage, High-Density Power Systems
- Point-of-Load Regulation for High-Performance DSPs, FPGAs, ASICs, and Microprocessors
- Broadband, Networking, and Optical • Communications Infrastructure

VIN

ΕN

PWRGD

SS/TR

RT/CLK

COMP

R4

Ş R5

R3 ≶ Rt ₹

C1

# 3 Description

Tools &

Software

The TPS57112-Q1 device is a full-featured 6-V, 2-A, synchronous step-down current-mode converter with two integrated MOSFETs.

Support &

Community

20

The TPS57112-Q1 device enables small designs by integrating the MOSFETs, implementing currentmode control to reduce external component count, reducing inductor size by enabling up to 2-MHz switching frequency, and minimizing the IC footprint with a small 3-mm × 3-mm thermally enhanced QFN package.

The TPS57112-Q1 device provides accurate regulation for a variety of loads with a ±1% voltage reference (V<sub>ref</sub>) over temperature.

The integrated 12-mΩ MOSFETs and 515-μA typical supply current maximize efficiency. Using the enable pin to enter the shutdown mode reduces supply current to 5.5 µA, typical.

The internal undervoltage lockout setting is 2.45 V, but programming the threshold with a resistor network on the enable pin can increase the setting. The slowstart pin controls the output-voltage start-up ramp. An open-drain power-good signal indicates when the output is within 93% to 107% of its nominal voltage.

Frequency foldback and thermal shutdown protect the device during an overcurrent condition.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS57112-Q1 | WQFN (16) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





## Simplified Schematic

BOOT

VSENSE

GND

AGND

Thermal Pad

PH

C<sub>(BOOT)</sub>

L<sub>(0)</sub>

 $C_{(O)}$ 

Vo

R1

R2

TPS57112-Q1



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription1                          |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 4      |
| 6 | Spe  | cifications5                       |
|   | 6.1  | Absolute Maximum Ratings 5         |
|   | 6.2  | ESD Ratings5                       |
|   | 6.3  | Recommended Operating Conditions 5 |
|   | 6.4  | Thermal Information 6              |
|   | 6.5  | Electrical Characteristics 6       |
|   | 6.6  | Timing Requirements 7              |
|   | 6.7  | Switching Characteristics 7        |
|   | 6.8  | Typical Characteristics Curves8    |
| 7 | Deta | ailed Description 12               |
|   | 7.1  | Overview 12                        |
|   | 7.2  | Functional Block Diagram 13        |
|   | 7.3  | Feature Description 13             |
|   |      |                                    |

|    | 7.4  | Device Functional Modes                         | . 14             |
|----|------|-------------------------------------------------|------------------|
| 8  | Арр  | lication and Implementation                     | 23               |
|    | 8.1  | Application Information                         | . 23             |
|    | 8.2  | Typical Application                             | . 23             |
| 9  | Pow  | er Supply Recommendations                       | 33               |
| 10 | Lay  | out                                             | 34               |
|    |      | Layout Guidelines                               |                  |
|    | 10.2 | Layout Example                                  | . 35             |
| 11 | Dev  | ice and Documentation Support                   | 36               |
|    | 11.1 | Device Support                                  | . 36             |
|    | 11.2 | Documentation Support                           | . 36             |
|    | 11.3 | Receiving Notification of Documentation Updates | 3 <mark>6</mark> |
|    | 11.4 | Community Resources                             | . 36             |
|    | 11.5 | Trademarks                                      | . 37             |
|    | 11.6 | Electrostatic Discharge Caution                 | . 37             |
|    | 11.7 | Glossary                                        | . 37             |
| 12 |      | hanical, Packaging, and Orderable mation        | 38               |
|    |      |                                                 |                  |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision C (February 2015) to Revision D                                                       | Page |
|----|------------------------------------------------------------------------------------------------------------|------|
| •  | Editorial changes only; no change to technical content; add links for Webench                              | 1    |
| •  | Added the Development Support (replaces Description (continued) section), Documentation Support, Receiving |      |
|    | Notification of Documentation Updates, and Community Resources sections                                    | 36   |

#### Changes from Revision B (August 2014) to Revision C

| • | Changed upper end of the switching-frequency range to 2 MHz                                             | . 1 |
|---|---------------------------------------------------------------------------------------------------------|-----|
| • | Changed pinout drawing from bottom view to top view                                                     | 4   |
| • | Changed Handling Ratings table to ESD Ratings; moved T <sub>stg</sub> to Absolute Maximum Ratings table | 5   |
| • | Changed the Thermal Information table                                                                   | 6   |
| • | Changed values for UVLO START and STOP voltages                                                         | 6   |
| • | Changed unit for error amplifier transconductance from S to µS                                          |     |
| • | Changed MAX switching frequency to 2000 kHz for Rt and CLK modes.                                       |     |
| • | Changed Figure 13                                                                                       |     |
| • | Changed upper limit of switching-frequency range to 2000 kHz                                            | 12  |
| • | Changed upper limit of switching-frequency range to 2000 kHz                                            | 18  |
| • | Corrected Equation 8 and Equation 9                                                                     | 18  |
| • | Changed upper limit of synchronization frequency range to 2000 kHz                                      | 19  |
| • | Changed transconductance in Power Stage block of Figure 31                                              | 20  |
| • | Added disclaimer to Applications section                                                                | 23  |
| • | Changed upper end of switching frequency range to 2 MHz                                                 | 24  |
| • | Corrected Equation 39                                                                                   |     |

www.ti.com

Page

Page

# Changes from Revision A (July 2014) to Revision B Page • Changed the upper end of the switching-frequency range to 2 MHz or 2000 kHz 1 • Changed the MAX EN input voltage value from 3.3 to 7 V in the Absolute Maximum Ratings table 5 • Updated the Thermal Information table 6 • Moved timing and switching parameters out of the Electrical Characteristics table and into Timing Requirements and Switching Characteristics tables 7 • Changed the lower limit of switching-frequency range from 300 kHz to 200 kHz 18

#### Changes from Revision Original (December, 2010) to Revision A

| • | Changed the format to the new data sheet flow. Added device to Title of data sheet            | . 1 |
|---|-----------------------------------------------------------------------------------------------|-----|
| • | Added AEC-Q100 information to Features                                                        | . 1 |
| • | Changed upper end of the switching-frequency range to 3 MHz                                   | . 1 |
| • | Changed pinout drawing from top view to bottom view                                           | . 4 |
| • | Added MIN values to BOOT and BOOT-PH parameters                                               | . 5 |
| • | Moved input voltage from Electrical Characteristics table to Recommended Operating Conditions |     |
| • | Deleted notes with test-board information from the Thermal Information table                  | . 6 |
| • | Changed unit for transconductance to "S" here and throughout the data sheet                   | . 6 |
| • | Changed MAX switching frequency to 3000 kHz for Rt and CLK modes.                             | . 6 |
| • | Changed upper limit of switching-frequency range to 3000 kHz                                  |     |
| • | Simplified text and equations for the calculation of R1 and R2                                | 17  |
| • | Changed upper limit of switching-frequency range to 3000 kHz                                  | 18  |
| • | Changed Rt resistor description                                                               |     |
| • | Changed upper end of synchronization frequency range to 3000 kHz                              | 19  |
| • | Changed upper end of switching frequency range to 3 MHz                                       | 24  |

TEXAS INSTRUMENTS

www.ti.com

# 5 Pin Configuration and Functions



#### **Pin Functions**

| Р           | IN  | 1/0 | DESCRIPTION                                                                                                                                                                                                          |  |  |
|-------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME        | NO. | I/O |                                                                                                                                                                                                                      |  |  |
| AGND        | 5   | _   | Connect analog ground electrically to GND close to the device.                                                                                                                                                       |  |  |
| BOOT        | 13  | ο   | There is a requirement for a bootstrap capacitor between BOOT and PH. A voltage on this capacitor that is below the minimum required by the BOOT UVLO forces the output to switch off until the capacitor recharges. |  |  |
| COMP        | 7   | 0   | Error amplifier output, and input to the output-switch current comparator. Connect frequency-<br>compensation components to this pin.                                                                                |  |  |
| EN          | 15  | I   | Enable pin, internal pullup current source. Pull below 1.2 V to disable. Float to enable. One can use this pin to set the on-off threshold (adjust UVLO) with two additional resistors.                              |  |  |
| GND         | 3   |     | Dower ground. Connect this his electrically to the thermal and directly under the IC                                                                                                                                 |  |  |
| GND         | 4   | ] — | Power ground. Connect this pin electrically to the thermal pad directly under the IC.                                                                                                                                |  |  |
|             | 10  |     |                                                                                                                                                                                                                      |  |  |
| PH          | 11  |     | The source of the internal high-side power MOSFET, and drain of the internal low-side (synchronous) rectifier MOSFET.                                                                                                |  |  |
|             | 12  |     |                                                                                                                                                                                                                      |  |  |
| PWRGD       | 14  | ο   | An open-drain output; asserts low if output voltage is low due to thermal shutdown, overcurrent, overvoltage, undervoltage, or EN shutdown.                                                                          |  |  |
| RT/CLK      | 8   | I   | Resistor-timing or external-clock input pin                                                                                                                                                                          |  |  |
| SS/TR       | 9   | I   | Slow-start and tracking. An external capacitor connected to this pin sets the output-voltage rise time. Another use of this pin is for tracking.                                                                     |  |  |
|             | 1   |     |                                                                                                                                                                                                                      |  |  |
| VIN         | 2   | I   | Input supply voltage, 2.95 V to 6 V.                                                                                                                                                                                 |  |  |
|             | 16  |     |                                                                                                                                                                                                                      |  |  |
| VSENSE      | 6   | I   | Inverting node of the transconductance (g <sub>m</sub> ) error amplifier                                                                                                                                             |  |  |
| Thermal pad |     | _   | Connect the GND pin to the exposed thermal pad for proper operation. Connect this thermal pad to any internal PCB ground plane using multiple vias for good thermal performance.                                     |  |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

See  $^{(1)}$ 

|                    |                                      | MIN  | MAX    | UNIT |
|--------------------|--------------------------------------|------|--------|------|
|                    | VIN                                  | -0.3 | 7      |      |
|                    | EN                                   | -0.3 | 7      |      |
|                    | BOOT                                 | -0.3 | PH + 7 |      |
| land to alterna    | VSENSE                               | -0.3 | 3      | V    |
| Input voltage      | COMP                                 | -0.3 | 3      | V    |
|                    | PWRGD                                | -0.3 | 7      |      |
|                    | SS/TR                                | -0.3 | 3      | l    |
|                    | RT/CLK                               | -0.3 | 7      |      |
|                    | BOOT-PH                              | -0.3 | 7      | V    |
| Output voltage     | PH                                   | -0.6 | 7      |      |
|                    | PH 10-ns transient                   | -2   | 10     |      |
| Courses ourset     | EN                                   |      | 100    |      |
| Source current     | RT/CLK                               |      | 100    | μA   |
|                    | COMP                                 |      | 100    | μA   |
| Sink current       | PWRGD                                |      | 10     | mA   |
|                    | SS/TR                                |      | 100    | μA   |
| Junction temperatu | lunction temperature, T <sub>J</sub> |      | 150    | °C   |
| Storage temperatur | re, T <sub>stg</sub>                 | -65  | 150    | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

over operating free-air temperature range (unless otherwise noted)

|                    |                            |                                      | VALUE                                   | UNIT  |   |  |
|--------------------|----------------------------|--------------------------------------|-----------------------------------------|-------|---|--|
|                    |                            | Human-body model (HBM), per AEC Q100 | -002 <sup>(1)</sup>                     | ±2000 |   |  |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | Charged-device model (CDM), per AEC  | All pins                                | ±500  | V |  |
|                    | alconargo                  | Q100-011                             | Corner pins (1, 4, 5, 8, 9, 12, 13, 16) | ±500  |   |  |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                               | MIN  | NOM MAX | UNIT |
|--------------------|-------------------------------|------|---------|------|
| V <sub>(VIN)</sub> | Input voltage                 | 2.95 | 6       | V    |
| T <sub>A</sub>     | Operating ambient temperature | -40  | 125     | °C   |

#### TPS57112-Q1

SLVSAL8D - DECEMBER 2010 - REVISED MAY 2019

www.ti.com

ISTRUMENTS

**EXAS** 

## 6.4 Thermal Information

|                       |                                              | TPS57112-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTE (WQFN)  | UNIT |
|                       |                                              | 16 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 43.8        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-ambient thermal resistance       | 46.1        | °C/W |
| $R_{\theta JB}$       | Junction-to-top characterization parameter   | 15.5        | °C/W |
| ΨJT                   | Junction-to-board characterization parameter | 0.7         | °C/W |
| Ψјв                   | Junction-to-case(top) thermal resistance     | 15.5        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance  | 3.8         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

 $T_{\rm J}$  = –40°C to +150°C, VIN = 2.95 V to 6 V (unless otherwise noted)

| PARAMETER                                                            | TEST CONDITIONS                                                                            | MIN  | TYP   | MAX   | UNIT |  |
|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------|-------|-------|------|--|
| SUPPLY VOLTAGE (VIN PIN)                                             |                                                                                            |      |       |       |      |  |
| Internal undervoltage lockout threshold                              | VIN UVLO START (output turns on, device starts switching)                                  |      | 2.45  | 2.6   | V    |  |
| internal undervoltage lockout threshold                              | VIN UVLO STOP (output turns off, device stops switching)                                   |      | 2.28  | 2.5   | V    |  |
| Shutdown supply current                                              | $V_{(EN)} = 0 \text{ V}, 25^{\circ}\text{C}, 2.95 \text{ V} \le V_{(VIN)} \le 6 \text{ V}$ |      | 5.5   | 15    | μA   |  |
| Quiescent current – I <sub>(q)</sub>                                 | $V_{(VSENSE)}$ = 0.9 V, $V_{(VIN)}$ = 5 V, 25°C, Rt = 400 k $\Omega$                       |      | 515   | 750   | μA   |  |
| ENABLE AND UVLO (EN PIN)                                             |                                                                                            |      |       |       |      |  |
| Enable threshold                                                     | Rising                                                                                     |      | 1.25  |       | V    |  |
| Enable inteshold                                                     | Falling                                                                                    |      | 1.18  |       | v    |  |
| logut ourroat                                                        | Enable threshold + 50 mV                                                                   |      | -3.2  |       | A    |  |
| Input current                                                        | Enable threshold – 50 mV                                                                   |      | -1.65 |       | μA   |  |
| VOLTAGE REFERENCE (VSENSE PIN)                                       |                                                                                            |      |       |       |      |  |
| Voltage reference                                                    | 2.95 V ≤ $V_{(VIN)}$ ≤ 6 V, −40°C <t<sub>J &lt; +150°C</t<sub>                             | 0.79 | 0.8   | 0.811 | V    |  |
| MOSFET                                                               |                                                                                            |      |       |       |      |  |
| Lligh aide quitch registeres                                         | BOOT-PH = 5 V                                                                              |      | 12    | 30    |      |  |
| High-side switch resistance                                          | BOOT-PH = 2.95 V                                                                           |      | 16    | 30    | mΩ   |  |
| Low oldo owitch registeres                                           | V <sub>(VIN)</sub> = 5 V                                                                   |      | 13    | 30    |      |  |
| Low-side switch resistance                                           | V <sub>(VIN)</sub> = 2.95 V                                                                |      | 17    | 30    | mΩ   |  |
| ERROR AMPLIFIER                                                      |                                                                                            | ·    |       |       |      |  |
| Input current                                                        |                                                                                            |      | 2     |       | nA   |  |
| Error amplifier transconductance (g <sub>m</sub> )                   | $-2 \ \mu A < I_{(COMP)} < 2 \ \mu A, \ V_{(COMP)} = 1 \ V$                                |      | 245   |       | μS   |  |
| Error amplifier transconductance (g <sub>m</sub> ) during slow start |                                                                                            |      | 79    |       | μS   |  |
| Error amplifier source or sink                                       | V <sub>(COMP)</sub> = 1 V, 100-mV overdrive                                                |      | ±20   |       | μA   |  |
| COMP to high-side FET current gm                                     |                                                                                            |      | 14    |       | S    |  |
| CURRENT LIMIT                                                        |                                                                                            |      |       |       |      |  |
| Current-limit threshold                                              |                                                                                            | 2.9  | 5.3   |       | А    |  |
| THERMAL SHUTDOWN                                                     |                                                                                            | ·    |       |       |      |  |
| Thermal shutdown                                                     |                                                                                            |      | 168   |       | °C   |  |
| Hysteresis                                                           |                                                                                            |      | 20    |       | °C   |  |
| TIMING RESISTOR AND EXTERNAL C                                       | LOCK (RT/CLK PIN)                                                                          |      |       |       |      |  |
| Switching frequency range using Rt mode                              |                                                                                            | 200  |       | 2000  | kHz  |  |
| Switching frequency                                                  | Rt = 400 kΩ                                                                                | 400  | 500   | 600   | kHz  |  |

Copyright © 2010–2019, Texas Instruments Incorporated



# **Electrical Characteristics (continued)**

 $T_J = -40^{\circ}C$  to +150°C, VIN = 2.95 V to 6 V (unless otherwise noted)

| PARAMETER                                        | TEST CONDITIONS                                               | MIN | TYP  | MAX  | UNIT              |  |
|--------------------------------------------------|---------------------------------------------------------------|-----|------|------|-------------------|--|
| Switching frequency range using CLK mode         |                                                               | 300 |      | 2000 | kHz               |  |
| RT/CLK voltage                                   | Rt = 400 kΩ                                                   |     | V    |      |                   |  |
| RT/CLK high threshold                            |                                                               |     | 1.6  | 2.5  | V                 |  |
| Delay from RT/CLK falling edge to PH rising edge | Measure at 500 kHz with Rt resistor in series with device pin | 90  |      | ns   |                   |  |
| BOOT (BOOT PIN)                                  |                                                               |     |      | P    |                   |  |
| BOOT charge resistance                           | V <sub>(VIN)</sub> = 5 V                                      |     | 16   |      | Ω                 |  |
| BOOT-PH UVLO                                     | OOT-PH UVLO $V_{(VIN)} = 2.95 V$                              |     |      |      |                   |  |
| SLOW START AND TRACKING (SS/TF                   | R PIN)                                                        |     |      | ·    |                   |  |
| Charge current                                   | $V_{(SS/TR)} = 0.4 V$                                         |     | 2    |      | μA                |  |
| SS/TR to VSENSE matching                         | $V_{(SS/TR)} = 0.4 V$                                         |     | 54   |      | mV                |  |
| SS/TR to reference crossover                     | 98% of nominal reference voltage                              |     | 1.1  |      | V                 |  |
| SS/TR discharge voltage (overload)               | $V_{(VSENSE)} = 0 V$                                          |     | 60   |      | mV                |  |
| SS/TR discharge current (overload)               | $V_{(VSENSE)} = 0 V, V_{(SS/TR)} = 0.4 V$                     |     | 350  |      | μA                |  |
| SS discharge current (UVLO, EN, thermal fault)   | $V_{(VIN)} = 5 \text{ V}, V_{(SS/TR)} = 0.5 \text{ V}$        |     | 1.9  |      | mA                |  |
| POWER GOOD (PWRGD PIN)                           |                                                               |     |      | Ľ    |                   |  |
|                                                  | V <sub>(VSENSE)</sub> falling (Fault)                         |     | 91   |      |                   |  |
|                                                  | V <sub>(VSENSE)</sub> rising (Good)                           |     | 93   |      | 0/1/              |  |
| VSENSE threshold                                 | V <sub>(VSENSE)</sub> rising (Fault)                          |     | 109  |      | %V <sub>ref</sub> |  |
|                                                  | V <sub>(VSENSE)</sub> falling (Good)                          |     | 107  |      |                   |  |
| Hysteresis                                       | V <sub>(VSENSE)</sub> falling                                 |     | 2    |      | %V <sub>ref</sub> |  |
| Output-high leakage                              | $V_{(VSENSE)} = V_{ref}, V_{(PWRGD)} = 5.5 V$                 |     | 7    |      | nA                |  |
| On-resistance                                    |                                                               |     | 56   | 100  | Ω                 |  |
| Output low                                       | I <sub>(PWRGD)</sub> = 3 mA                                   |     | 0.3  |      | V                 |  |
| Minimum VIN for valid output                     | V <sub>(PWRGD)</sub> < 0.5 V at 100 μA                        |     | 0.65 | 1.5  | V                 |  |

## 6.6 Timing Requirements

 $T_J = -40^{\circ}C$  to +150°C, VIN = 2.95 V to 6 V (unless otherwise noted)

|                                                 | MIN | NOM M | ٩X | UNIT |
|-------------------------------------------------|-----|-------|----|------|
| TIMING RESISTOR AND EXTERNAL CLOCK (RT/CLK PIN) |     |       |    |      |
| Minimum CLK pulse duration                      | 75  |       |    | ns   |

# 6.7 Switching Characteristics

 $T_J = -40^{\circ}C$  to +150°C, VIN = 2.95 V to 6 V (unless otherwise noted)

| PARAMETER                | TEST CONDITIONS                                               | MIN | TYP  | MAX | UNIT |
|--------------------------|---------------------------------------------------------------|-----|------|-----|------|
| TIMING RESISTOR AND EXTE | RNAL CLOCK (RT/CLK PIN)                                       |     |      |     |      |
| RT/CLK low threshold     |                                                               | 0.4 | 0.6  |     | V    |
| PLL lock-in time         | Measure at 500 kHz                                            |     | 42   |     | μs   |
| PH (PH PIN)              |                                                               |     |      |     |      |
| Minimum on time          | Measured at 50% points on PH, $I_0 = 2 A$                     |     | 75   |     | ~~~  |
| Minimum on-time          | Measured at 50% points on PH, $V_{(VIN)} = 6 V$ , $I_0 = 0 A$ |     | 120  |     | ns   |
| Minimum off-time         | Prior to skipping off pulses, BOOT-PH = 2.95 V, $I_0 = 2 A$   |     | 60   |     | ns   |
| Rise time                | $V_{(VIN)} = 6 V, I_0 = 2 A$                                  |     | 2.25 |     | V/ns |
| Fall time                | $V_{(VIN)} = 6 V, I_0 = 2 A$                                  |     | 2    |     | V/ns |



# 6.8 Typical Characteristics Curves





#### **Typical Characteristics Curves (continued)**





## **Typical Characteristics Curves (continued)**





# **Typical Characteristics Curves (continued)**



TEXAS INSTRUMENTS

www.ti.com

# 7 Detailed Description

## 7.1 Overview

The TPS57112-Q1 device is a 6-V, 2-A, synchronous step-down (buck) converter with two integrated n-channel MOSFETs. To improve performance during line and load transients, the device implements a constant-frequency, peak-current-mode control which reduces output capacitance and simplifies external frequency-compensation design. The wide switching-frequency range of 200 kHz to 2000 kHz allows for efficiency and size optimization when selecting the output-filter components. The switching-frequency adjustment uses a resistor to ground on the RT/CLK pin. The device has an internal phase-lock loop (PLL) on the RT/CLK pin that synchronizes the power-switch turnon to the falling edge of an external system clock.

The TPS57112-Q1 device has a typical default start-up voltage of 2.45 V. The EN pin has an internal pullup current source that one can use to adjust the undervoltage lockout (UVLO) of the input voltage with two external resistors. In addition, the pullup current provides a default condition that allows the device to operate when the EN pin is floating. The total operating current for the TPS57112-Q1 device is typically 515  $\mu$ A when not switching and under no load. When the device is disabled, the supply current is typically 5.5  $\mu$ A.

The integrated 12-m $\Omega$  MOSFETs allow for high-efficiency power-supply designs with continuous output currents up to 2 A.

The TPS57112-Q1 device reduces the external component count by integrating the boot recharge diode. The bias-voltage supply for the integrated high-side MOSFET is from a capacitor between the BOOT and PH pins. A UVLO circuit monitors the boot-capacitor voltage and turns off the high-side MOSFET when the voltage falls below a preset threshold. This BOOT circuit allows the TPS57112-Q1 device to operate approaching 100% duty cycle. The lower limit for stepping down the output voltage is the 0.8-V reference.

The TPS57112-Q1 device has a power-good comparator (PWRGD) with 2% hysteresis.

The TPS57112-Q1 device minimizes excessive output overvoltage transients by taking advantage of the overvoltage power-good comparator. The regulated output voltage exceeding 109% of the nominal voltage activates the overvoltage comparator, turning off the high-side MOSFET and masking it from turning on until the output voltage is lower than 107% of the nominal voltage.

A use of the SS/TR (slow-start or tracking) pin is to minimize inrush currents or provide power-supply sequencing during power up. Couple a small-value capacitor to the pin for slow start. The SS/TR pin discharges before the output power up to ensure a repeatable restart after an overtemperature fault, UVLO fault, or disabled condition.

The use of a frequency foldback circuit reduces the switching frequency during start-up and overcurrent fault conditions to help limit the inductor current.



## 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 Fixed-Frequency PWM Control

The TPS57112-Q1 device uses an adjustable fixed-frequency peak-current-mode control. External resistors on the VSENSE pin compare the output voltage to an internal voltage reference by an error amplifier that drives the COMP pin. An internal oscillator initiates the turnon of the high-side power switch. The device performs a comparison of the error-amplifier output to the high-side power-switch current. When the power-switch current reaches the COMP voltage level, the high-side power switch turns off and the low-side power switch turns on. The COMP pin voltage increases and decreases as the output current increases and decreases. The device implements a current limit by clamping the COMP pin voltage to a maximum level, and also implements a minimum clamp for improved transient-response performance.

#### 7.3.2 Slope Compensation and Output Current

The TPS57112-Q1 device adds a compensating ramp to the switch-current signal. This slope compensation prevents sub-harmonic oscillations as duty cycle increases. The available peak inductor current remains constant over the full duty-cycle range.

Copyright © 2010–2019, Texas Instruments Incorporated



#### **Feature Description (continued)**

#### 7.3.3 Bootstrap Voltage (BOOT) and Low-Dropout Operation

The TPS57112-Q1 device has an integrated boot regulator and requires a small ceramic capacitor between the BOOT and PH pins to provide the gate-drive voltage for the high-side MOSFET. The value of the ceramic capacitor should be  $0.1 \ \mu$ F. TI recommends a ceramic capacitor with a voltage rating of 10 V or higher, and an X7R or X5R grade dielectric because of the stable characteristics over temperature and voltage.

To improve dropout, the TPS57112-Q1 device operates at 100% duty cycle as long as the BOOT-to-PH pin voltage is greater than 2.2 V. A UVLO circuit turns off the high-side MOSFET, allowing for the low-side MOSFET to conduct when the voltage from BOOT to PH drops below 2.2 V. Because the supply current sourced from the BOOT pin is low, the high-side MOSFET can remain on for more switching cycles than are required to refresh the capacitor; thus, the effective duty cycle of the switching regulator is high.

#### 7.3.3.1 Error Amplifier

The TPS57112-Q1 device has a transconductance amplifier that it uses as its error amplifier. The error amplifier compares the VSENSE voltage to the lower of the SS/TR pin voltage or the internal 0.8-V voltage reference. The transconductance of the error amplifier is 245  $\mu$ S during normal operation. When the voltage of the VSENSE pin is below 0.8 V and the device is regulating using the SS/TR voltage, the g<sub>m</sub> is typically greater than 79  $\mu$ S, but less than 245  $\mu$ S. Placement of the frequency-compensation components is between the COMP pin and ground.

#### 7.3.4 Voltage Reference

The voltage-reference system produces a precise  $\pm 1\%$  voltage reference over temperature by scaling the output of a temperature-stable band-gap circuit. The band-gap and scaling circuits produce 0.8 V at the non-inverting input of the error amplifier.

#### 7.4 Device Functional Modes

#### 7.4.1 Adjusting the Output Voltage

A resistor divider from the output node to the VSENSE pin sets the output voltage. TI recommends using divider resistors with 1% tolerance or better. Start with 100 k $\Omega$  for the R1 resistor and use Equation 1 to calculate R2. To improve efficiency at light loads, consider using larger-value resistors. If the values are too high, the regulator is more susceptible to noise, and voltage errors from the VSENSE input current are noticeable.

$$R2 = R1 \times \left(\frac{0.8 \text{ V}}{\text{V}_0 - 0.8 \text{ V}}\right)$$
(1)
  
**R1**

Figure 21. Voltage-Divider Circuit



#### **Device Functional Modes (continued)**

#### 7.4.2 Enable Functionality and Adjusting Undervoltage Lockout

The VIN pin voltage falling below 2.6 V disables the TPS57112-Q1 device. If an application requires a higher undervoltage lockout (UVLO), use the EN pin as shown in Figure 22 to adjust the input voltage UVLO by using two external resistors. TI recommends using the EN resistors to set the UVLO falling threshold ( $V_{STOP}$ ) above 2.6 V. Set the rising threshold ( $V_{START}$ ) to provide enough hysteresis to allow for any input supply variations. The EN pin has an internal pullup current source that provides the default condition of the TPS57112-Q1 device operating when the EN pin floats. Once the EN pin voltage exceeds 1.25 V, an additional 1.6  $\mu$ A of hysteresis is added. Pulling the EN pin below 1.18 V removes the 1.6  $\mu$ A. This additional current facilitates input voltage hysteresis.



Figure 22. Adjustable Undervoltage Lockout

$$R1 = \frac{V_{(START)} \left( \frac{V_{(ENFALLING)}}{V_{(ENRISING)}} \right) - V_{(STOP)}}{I_{(1)} \left( 1 - \frac{V_{(ENFALLING)}}{V_{(ENRISING)}} \right) + I_{(hys)}}$$

$$R1 \times V_{(ENFALLING)}$$

$$R2 = \frac{V(1 \times V(ENFALLING))}{V_{(STOP)} - V_{(ENFALLING)} + R1 \times (I_{(1)} + I_{(hys)})}$$

where

- I<sub>(hys)</sub> = 1.6 µA
- I<sub>(1)</sub> = 1.6 µA
- V<sub>(ENRISING)</sub> = 1.25 V
- V<sub>(ENFALLING)</sub> = 1.18 V

## 7.4.3 Slow-Start or Tracking Pin

The TPS57112-Q1 device regulates to the lower of the SS/TR pin or the internal reference voltage. A capacitor on the SS/TR pin to ground implements a slow-start time. The TPS57112-Q1 device has an internal pullup current source of 2  $\mu$ A that charges the external slow-start capacitor. Equation 4 calculates the required slow-start capacitor value where t<sub>(SS/TR)</sub> is the desired slow-start time in ms, I<sub>(SS/TR)</sub> is the internal slow-start charging current of 2  $\mu$ A, and V<sub>ref</sub> is the internal voltage reference of 0.8 V.

$$C_{(SS/TR)} (nF) = \frac{t_{(SS/TR)} (ms) \times I_{(SS/TR)} (\mu A)}{V_{ref} (V)}$$

(4)

(2)

(3)



#### **Device Functional Modes (continued)**

If during normal operation, VIN goes below UVLO, the EN pin goes below 1.2 V, or a thermal shutdown event occurs, the TPS57112-Q1 device stops switching. On VIN going above UVLO, the release of pulling high of EN, or exit from a thermal shutdown, SS/TR discharges to below 60 mV before reinitiating a powering-up sequence. The VSENSE voltage follows the SS/TR pin voltage with a 54-mV offset up to 85% of the internal voltage reference. When the SS/TR voltage is greater than 85% of the internal reference voltage, the offset increases as the effective system reference transitions from the SS/TR voltage to the internal voltage reference.

#### 7.4.4 Sequencing

One can implement many of the common power-supply sequencing methods using the SS/TR, EN, and PWRGD pins. Implementation of the sequential method uses an open-drain or open-collector output of a power-on-reset pin of another device. Figure 23 shows the sequential method. Coupling power-good to the EN pin on the TPS57112-Q1 device enables the second power supply once the primary supply reaches regulation.

Ratiometric start-up is achieved by connecting the SS/TR pins together. The regulator outputs ramp up and reach regulation at the same time. When calculating the slow-start time, double the pullup current source in Equation 4. Figure 25 illustrates the ratiometric method.



Figure 23. Sequential Start-Up Sequence

Figure 24. Sequential Startup Using EN and PWRGD



#### **Device Functional Modes (continued)**





#### Figure 25. Schematic for Ratiometric Start-Up Sequence

# Figure 26. Ratiometric Startup With V\_{O(1)} Leading V\_{O(2)}

One can implement ratiometric and simultaneous power-supply sequencing by connecting the resistor network of R1 and R2 shown in Figure 27 to the output of the power supply that requires tracking, or to another voltage reference source. Using Equation 5 and Equation 6, one can calculate the tracking resistors to initiate  $V_{O(2)}$  slightly before, after, or at the same time as  $V_{O(1)}$ .  $V_{O(1)} - V_{O(2)}$  is 0 V for simultaneous sequencing. Including  $V_{(soffset)}$  and  $I_{(SS/TR)}$  as variables in the equations minimizes both the effect of the inherent SS/TR-to-VSENSE offset ( $V_{(soffset)}$ ) in the slow-start circuit, and the offset created by the pullup current source ( $I_{(SS)}$ ) and tracking resistors. Because of the requirement to pull the SS/TR pin below 40 mV before starting after an EN, UVLO, or thermal shutdown fault, one must carefully select the tracking resistors to ensure the device can restart after a fault. Make sure the calculated R1 value from Equation 5 is greater than the value calculated in Equation 7 to ensure the device can recover from a fault. As the SS/TR voltage becomes more than 85% of the nominal reference voltage,  $V_{(ssoffset)}$  becomes larger as the slow-start circuits gradually hand off the regulation reference to the internal voltage reference. The SS/TR pin voltage must be greater than 1.1 V for a complete handoff to the internal voltage reference, as shown in Figure 26.

$$R1 = \frac{V_{O(1)}}{V_{ref}} \times \frac{V_{(ssoffset)}}{I_{(SS/TR)}}$$

$$R2 = \frac{V_{ref} \times R1}{V_{O(1)} - V_{ref}}$$
(6)

$$R1 > 2930 \times V_{O(1)} - 145 \times (V_{O(1)} - V_{O(2)})$$
<sup>(7)</sup>

Texas Instruments

www.ti.com

#### **Device Functional Modes (continued)**







#### 7.4.5 Constant Switching Frequency and Timing Resistor (RT/CLK Pin)

The switching frequency of the TPS57112-Q1 device is adjustable over a wide range from 200 kHz to 2000 kHz by placing a resistor on the RT/CLK pin with a value calculated by Equation 8. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. The RT/CLK is typically 0.5 V. To determine the timing resistance for a given switching frequency, use the curve in Figure 5 or Equation 8.

$$Rt(k\Omega) = \frac{247\,530 \ (M\Omega/s)}{f_{(SW)}^{1.0533} \ (kHz)}$$

$$f_{(SW)}(kHz) = \frac{131\,904 \ (M\Omega/s)}{Rt^{0.9492} \ (k\Omega)}$$
(8)
(9)

To reduce the solution size, set the switching frequency as high as possible, but consider tradeoffs of the efficiency, maximum input voltage, and minimum controllable on-time.

The minimum controllable on-time is typically 65 ns at full-current load and 120 ns at no load, and limits the maximum operating input voltage or output voltage.

#### 7.4.6 Overcurrent Protection

The TPS57112-Q1 device implements a cycle-by-cycle current limit. During each switching cycle, a comparison occurs between a voltage derived from the high-side switch current and the voltage on the COMP pin. When the instantaneous switch-current voltage intersects the COMP voltage, the high-side switch turns off. During overcurrent conditions that pull the output voltage low, the error amplifier responds by driving the COMP pin high, increasing the switch current. An internal clamp on the error amplifier output functions as a switch-current limit.

## 7.4.7 Frequency Shift

To operate at high switching frequencies and provide protection during overcurrent conditions, the TPS57112-Q1 device implements a frequency shift. Without the frequency shift, during an overcurrent condition the low-side MOSFET may not turn off long enough to reduce the current in the inductor, causing a current runaway. With frequency shift, an overcurrent condition reduces the switching frequency from 100% to 50%, then 25%, as the voltage decreases from 0.8 V to 0 V on the VSENSE pin. The frequency shift allows the low-side MOSFET to be off long enough to decrease the current in the inductor. During start-up, the switching frequency increases as the voltage on VSENSE increases from 0 V to 0.8 V. See Figure 6 for details.



#### **Device Functional Modes (continued)**

#### 7.4.8 Reverse Overcurrent Protection

The TPS57112-Q1 device implements low-side current protection by detecting the voltage across the low-side MOSFET. When the converter sinks current through its low-side FET, the control circuit turns off the low-side MOSFET if the reverse current is typically more than 4.5 A. By implementing this additional protection scheme, the converter is able to protect itself from excessive current during power cycling and start-up into pre-biased outputs.

#### 7.4.9 Synchronize Using the RT/CLK Pin

The RT/CLK pin can synchronize the converter to an external system clock. See Figure 29. To implement the synchronization feature in a system, connect a square wave to the RT/CLK pin with an on-time of at least 75 ns. If the square wave pulls the pin above the PLL upper threshold, a mode change occurs, and the pin becomes a synchronization input. The CLK mode disables the internal amplifier, and the pin is a high-impedance clock input to the internal PLL. Stopping the clocking edges re-enables the internal amplifier, and the mode returns to the frequency set by the resistor. The square-wave amplitude at this pin must transition lower than 0.6 V and higher than 1.6 V, typically. The synchronization frequency range is 300 kHz to 2000 kHz. The rising edge of PH synchronizes to the falling edge of the RT/CLK pin.





Figure 29. Synchronizing to a System Clock

Figure 30. Plot of Synchronizing to System Clock

## 7.4.10 Power Good (PWRGD Pin)

The PWRGD pin output is an open-drain MOSFET. The output goes low when the VSENSE voltage enters the fault condition by falling below 91% or rising above 109% of the nominal internal reference voltage. There is a 2% hysteresis on the threshold voltage, so when the VSENSE voltage rises to the good condition above 93% or falls below 107% of the internal voltage reference, the PWRGD output MOSFET turns off. TI recommends using a pullup resistor between the values of 1 k $\Omega$  and 100 k $\Omega$  to a voltage source that is 6 V or less. PWRGD is in a valid state once the VIN input voltage is greater than 1.1 V.

#### 7.4.11 Overvoltage Transient Protection

The TPS57112-Q1 device incorporates an overvoltage transient protection (OVTP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients. The OVTP feature minimizes the output overshoot by implementing a circuit to compare the VSENSE pin voltage to the OVTP threshold, which is 109% of the internal voltage reference. A VSENSE pin voltage greater than the OVTP threshold disables the high-side MOSFET, preventing current from flowing to the output and minimizing output overshoot. The VSENSE voltage dropping lower than the OVTP threshold allows the high-side MOSFET to turn on during the next clock cycle.

#### 7.4.12 Thermal Shutdown

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 168°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. Once the die temperature decreases below 148°C, the device reinitiates the power-up sequence by discharging the SS pin to below 60 mV. The thermal shutdown hysteresis is 20°C.

Copyright © 2010–2019, Texas Instruments Incorporated

#### **Device Functional Modes (continued)**

#### 7.4.13 Small-Signal Model for Loop Response

Figure 31 shows an equivalent model for the TPS57112-Q1 control loop, which one can model in a circuit simulation program to check frequency response and dynamic load response. The error amplifier is a transconductance amplifier with a  $g_m$  of 245  $\mu$ S. One can model the error amplifier using an ideal voltage-controlled current source. Resistor R0 and capacitor C0 model the open-loop gain and frequency response of the amplifier. The 1-mV ac voltage source between nodes a and b effectively breaks the control loop for the frequency-response measurements. Plotting a over c vs frequency shows the small-signal response of the overall loop. One can check the dynamic loop response by replacing  $R_{(L)}$  with a current source with the appropriate load-step amplitude and step rate in a time-domain analysis.



Figure 31. Small-Signal Model for Loop Response

#### 7.4.14 Simple Small-Signal Model for Peak-Current-Mode Control

Figure 31 is a simple small-signal model that one can use to understand how to design the frequency compensation. A voltage-controlled current source (duty-cycle modulator) supplying current to the output capacitor and load resistor approximates the TPS57112-Q1 power stage. Equation 10 shows the control-to-output transfer function, which consists of a dc gain, one dominant pole, and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node c in Figure 31) is the power-stage transconductance. The  $g_m$  for the TPS57112-Q1 device is 14 S. The low-frequency gain of the power-stage frequency response is the product of the transconductance and the load resistance, as shown in Equation 11. As the load current increases and decreases, the low-frequency gain decreases and increases, respectively. This variation with load may seem problematic at first glance, but the dominant pole moves with load current [see Equation 12]. The dashed line in the right half of Figure 32 highlights the combined effect. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same for the varying load conditions, which makes it easier to design the frequency compensation.



#### **Device Functional Modes (continued)**



#### Figure 32. Simple Small-Signal Model and Frequency Response for Peak-Current-Mode Control

$$\frac{V_{O}}{V_{(C)}} = A_{(dc)} \times \frac{\left(1 + \frac{s}{2\pi \times f_{(z)}}\right)}{\left(1 + \frac{s}{2\pi \times f_{(p)}}\right)}$$
(10)

$$A_{(dc)} = g_{m(ps)} \times R_{(L)}$$
(11)

$$f_{(p)} = \frac{1}{C_{(OUT)} \times R_{(L)} \times 2\pi}$$
(12)

$$f_{(z)} = \frac{1}{C_{(OUT)} \times R_{(ESR)} \times 2\pi}$$
(13)

#### 7.4.15 Small-Signal Model for Frequency Compensation

The TPS57112-Q1 device uses a transconductance amplifier for the error amplifier and readily supports two of the commonly used frequency-compensation circuits. Figure 33 shows the compensation circuits. The most likely implementation of Type 2B circuits is in high-bandwidth power-supply designs using low-ESR output capacitors. Type 2A includes one additional high-frequency pole to attenuate high-frequency noise.



Figure 33. Types of Frequency Compensation

# **Device Functional Modes (continued)**

The design guidelines for TPS57112-Q1 loop compensation are as follows:

 Calculate the modulator pole, f<sub>(p,mod)</sub>, and the ESR zero, f<sub>(z,mod)</sub>, using Equation 14 and Equation 15. Derating the output capacitor (C<sub>(OUT)</sub>) may be necessary if the output voltage is a high percentage of the capacitor rating. Use the capacitor manufacturer information to derate the capacitor value. Use Equation 16 and Equation 17 to estimate a starting point for the crossover frequency, f<sub>(c)</sub>. Equation 16 is the geometric mean of the modulator pole and the ESR zero, and Equation 17 is the mean of modulator pole and the switching frequency. Use the lower value of Equation 16 or Equation 17 as the maximum crossover frequency.

$$f_{(p,mod)} = \frac{I_{O(max)}}{2\pi \times V_O \times C_{(OUT)}}$$
(14)

$$f_{(z,mod)} = \frac{1}{2\pi \times R_{(ESR)} \times C_{(OUT)}}$$
(15)

$$f_{(c)} = \sqrt{f_{(p,mod)} \times f_{(z,mod)}}$$

$$f_{(c)} = \sqrt{f_{(p,mod)} \times \frac{f_{(SW)}}{2}}$$
(16)
(17)

2. Use Equation 18 to calculate the value of R3.

$$R3 = \frac{2\pi \times f_{(c)} \times V_O \times C_{(OUT)}}{g_{m(ea)} \times V_{ref} \times g_{m(ps)}}$$

where

- $gm_{(ea)}$  is the amplifier gain (245  $\mu$ S) ٠
  - gm<sub>(ps)</sub> is the power-stage gain (14 S)

$$f_{(p)} = \frac{1}{C_{(OUT)} \times R_{(L)} \times 2\pi}$$

3. Place a compensation zero at the dominant pole 4. Use Equation 19 to calculate the value of C1.

$$C1 = \frac{R_{(L)} \times C_{(OUT)}}{R3}$$
(19)

5. The use of C2 is optional. If using C2 is necessary, use it to cancel the zero from the ESR of C<sub>(OUT)</sub>.

$$C2 = \frac{R_{(ESR)} \times C_{(OUT)}}{R3}$$
(20)

(18)



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

Details on how to use this device in automotive applications appear throughout this device specification. The following sections provide the typical application use case with equations and methods on selecting the external components, as well as layout guidelines.

## 8.2 Typical Application



Figure 34. High-Frequency, 1.8-V Output Power-Supply Design With Adjusted UVLO

#### 8.2.1 Design Requirements

This example details the design of a high-frequency switching-regulator design using ceramic output capacitors. A few parameters must be known to start the design process. These parameters are typically determined at the system level. For this example, use the following known parameters:

| PARAMETER                                        | VALUE                    |
|--------------------------------------------------|--------------------------|
| Output voltage                                   | 1.8 V                    |
| Transient response for load step from 1 A to 2 A | $\Delta V_{(OUT)} = 5\%$ |
| Maximum output current                           | 2 A                      |
| Input voltage                                    | 5 V nominal, 3 V to 5 V  |
| Output-voltage ripple                            | < 30 mV p-p              |
| Switching frequency (f <sub>(SW)</sub> )         | 1000 kHz                 |



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS57112-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Selecting the Switching Frequency

The first step is to decide on a switching frequency for the regulator. Typically, one wants to choose the highest switching frequency possible, because this produces the smallest solution size. The high switching frequency allows for lower-valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the highest switching frequency causes extra switching losses, which hurt the performance of the converter. The converter is capable of running from 200 kHz to 2 MHz. Unless a small solution size is an ultimate goal, select a moderate switching frequency of 1 MHz to achieve both a small solution size and high-efficiency operation. Using Equation 8, calculate the value of R5 to be 180 k $\Omega$ . The choice for the design is a standard 1% 182-k $\Omega$  value.

#### 8.2.2.3 Output Inductor Selection

The inductor selected works for the entire TPS57112-Q1 input-voltage range. To calculate the value of the output inductor, use Equation 21. The  $k_{(IND)}$  coefficient represents the amount of ripple current in the inductor relative to the maximum output current. The output capacitor filters the inductor ripple current. Therefore, choosing high inductor ripple currents impacts the selection of the output capacitor, because the output capacitor must have a ripple-current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however,  $k_{(IND)}$  is normally from 0.1 to 0.3 for the majority of applications.

For this design example, use  $k_{(IND)} = 0.3$ ; the calculated value of the inductor is 1.36  $\mu$ H. For this design, the choice is a nearest standard value of 1.5  $\mu$ H. For the output-filter inductor, it is important not to exceed the rms current and saturation current ratings. Use Equation 23 and Equation 24 to find the rms and peak inductor currents.

For this design, the rms inductor current is 2 A and the peak inductor current is 2.42 A. The chosen inductor is a Coilcraft XLA4020-152ME\_. It has a saturation current rating of 9.6 A and an rms current rating of 7.5 A.



The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults, or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated previously. In transient conditions, the inductor current can increase up to the switch-current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch-current limit rather than the peak inductor current.

$$L1 = \frac{V_{I(max)} - V_{O}}{I_{O} \times k_{(IND)}} \times \frac{V_{O}}{V_{I(max)} \times f_{(SW)}}$$
(21)  
$$L = \frac{V_{I(max)} - V_{O}}{V_{I(max)} \times V_{O}} \times \frac{V_{O}}{V_{O}}$$

$$\Gamma(ripple) = \frac{1}{L1} + \frac{V_{l(max)} \times f_{(SW)}}{V_{l(max)} \times f_{(SW)}}$$
(22)

$$I_{(Lrms)} = \sqrt{I_0^2 + \frac{1}{12}} \times \left(\frac{V_0 \times (V_{l(max)} - V_0)}{V_{l(max)} \times L1 \times f_{(SW)}}\right)^2$$
(23)

$$I_{(Lpeak)} = I_{O} + \frac{I_{(ripple)}}{2}$$
(24)



(25)

(26)

#### 8.2.2.4 Output Capacitor

There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance must be selected based on the most-stringent of these three criteria.

The desired response to a large change in the load current is the first criterion. The output capacitor must supply the load with current when the regulator cannot. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after removal of the input power. The regulator is temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load, such as transitioning from no load to a full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. Sizing of the output capacitor must be adequate to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for two clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 25 shows the minimum output capacitance necessary to meet this requirement.

For this example, the transient load response is specified as a 5% change in V<sub>O</sub> for a load step from 0 A (no load) to 1.5 A (50% load). For this example,  $\Delta I_O = 1.5 \text{ A} - 0 \text{ A} = 1.5 \text{ A}$  and  $\Delta V_O = 0.05 \times 1.8 = 0.09 \text{ V}$ . Using these numbers gives a minimum capacitance of 33  $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation.

Equation 26 calculates the minimum output capacitance needed to meet the output voltage ripple specification. In this case, the maximum output-voltage ripple is 30 mV. Under this requirement, Equation 26 yields 2.3 µF.

$$C_{(OUT)} > \frac{2 \times \Delta I_O}{f_{(SW)} \times \Delta V_O}$$

where

- $\Delta I_O$  is the change in output current
- f<sub>(SW)</sub> is the switching frequency of the regulator
- $\Delta V_O$  is the allowable change in the output voltage

$$C_{(OUT)} > \frac{1}{8 \times f_{(SW)}} \times \frac{1}{\frac{V_{O(ripple)}}{I_{(ripple)}}}$$

where

- f<sub>(SW)</sub> is the switching frequency
- V<sub>O(ripple)</sub> is the maximum allowable output voltage ripple
- I<sub>(ripple)</sub> is the inductor ripple current

Equation 27 calculates the maximum ESR an output capacitor can have to meet the output-voltage ripple specification. Equation 27 indicates the ESR should be less than 55 m $\Omega$ . In this case, the ESR of the ceramic capacitor is much less than 55 m $\Omega$ .

Factor in additional capacitance de-ratings for aging, temperature, and dc bias, which increase this minimum value. For this example, use two 22- $\mu$ F 10-V X5R ceramic capacitors with 3 m $\Omega$  of ESR.



Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. Specify an output capacitor that can support the inductor ripple current. Some capacitor data sheets specify the root-mean-square (RMS) value of the maximum ripple current. One can use Equation 28 to calculate the rms ripple current the output capacitor must support. For this application, Equation 28 yields 333 mA.

$$R_{(ESR)} < \frac{V_{O(ripple)}}{I_{(ripple)}}$$

$$I_{(Comme)} = \frac{V_O \times (V_{I(max)} - V_O)}{\sqrt{1-1}}$$
(27)

$$(Co,ms) = \frac{1}{\sqrt{12} \times V_{l(max)} \times L1 \times f_{(SW)}}$$
(28)

#### 8.2.2.5 Input Capacitor

The TPS57112-Q1 device requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor with at least 4.7  $\mu$ F of effective capacitance, and in some applications a bulk capacitance. The effective capacitance includes any dc bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple-current rating greater than the maximum input ripple current of the TPS57112-Q1 device. Calculate the input ripple current using Equation 29.

The value of a ceramic capacitor varies significantly over temperature and the amount of dc bias applied to the capacitor. Minimize the capacitance variations due to temperature by selecting a dielectric material that is stable over temperature. The usual selection for power regulator capacitors is an X5R or X7R ceramic dielectric, because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The output capacitor selection must also take the dc bias into account. The capacitance value of a capacitor decreases as the dc bias across a capacitor increases.

This example design requires a ceramic capacitor with at least a 10-V voltage rating to support the maximum input voltage. The selection for this example is one  $10-\mu$ F capacitor in parallel with one  $0.1-\mu$ F capacitor, both with 10-V ratings. The input capacitance value determines the input ripple voltage of the regulator. Use Equation 30 to calculate the input voltage ripple.

$$I_{(Ci,rms)} = I_{O} \times \sqrt{\frac{V_{O}}{V_{l(min)}} \times \frac{\left(V_{l(min)} - V_{O}\right)}{V_{l(min)}}}$$

$$\Delta V_{I} = \frac{I_{O(max)} \times 0.25}{C_{(IN)} \times f_{(SW)}}$$
(29)
(30)

Using the design example values,  $I_{O(max)} = 2 \text{ A}$ ,  $C_{(IN)} = 10 \mu\text{F}$ ,  $f_{(SW)} = 1 \text{ MHz}$ , yields an input voltage ripple of 50 mV and an RMS input ripple current of 0.98 A.

#### 8.2.2.6 Slow-Start Capacitor

The slow-start capacitor determines the minimum amount of time it takes for the output voltage to reach its nominal programmed value during power up. Slow start is useful if a load requires a controlled voltage-slew rate. Another use for slow start is if the output capacitance is large and would require large amounts of current to charge the capacitor quickly to the output-voltage level. The large currents necessary to charge the capacitor may make the TPS57112-Q1 device reach the current limit, or excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output-voltage slew rate solves both of these problems.

One can calculate the slow-start capacitor value using Equation 31. For the example circuit, the slow-start time is not too critical because the output-capacitor value is 44  $\mu$ F which does not require much current to charge to 1.8 V. The example circuit has the slow-start time set to an arbitrary value of 4 ms, which requires a 10 nF capacitor. In the TPS57112-Q1 device, I<sub>(SS/TR)</sub> is 2.2  $\mu$ A and V<sub>ref</sub> is 0.8 V.

$$C_{(SS)} (nF) = \frac{t_{(SS)} (ms) \times I_{(SS/TR)} (\mu A)}{V_{ref} (V)}$$

(31)

## 8.2.2.7 Bootstrap Capacitor Selection

Connect a  $0.1-\mu$ F ceramic capacitor between the BOOT and PH pins for proper operation. TI recommends using a ceramic capacitor with X5R or better-grade dielectric. The capacitor should have a 10-V or higher voltage rating.

## 8.2.2.8 Output Voltage and Feedback Resistor Selection

For the example design, the R6 selection is 100 k $\Omega$ . Using Equation 32, the calculated value of R7 is 80 k $\Omega$ . The nearest standard 1% resistor is 80.5 k $\Omega$ .

$$R7 = \frac{V_{ref}}{V_O - V_{ref}} \times R6$$
(32)

Because of the internal design of the TPS57112-Q1 device, any given input voltage has a minimum output voltage limit. The output voltage can never be lower than the internal voltage reference of 0.8 V. Above 0.8 V, the output voltage may be limited by the minimum controllable on time. The minimum output voltage in this case is given by Equation 33

$$V_{O(min)} = t_{(ONmin)} \times f_{(SWmax)} \times \left( V_{I(max)} - I_{O(min)} \times 2 \times r_{DS(on)} \right) - I_{O(min)} \times \left( R_{(L)} + r_{DS(on)} \right)$$

where

- V<sub>O(min)</sub> = minimum achievable output voltage
- t<sub>(ONmin)</sub> = minimum controllable on-time (65 ns typical. 120 ns no load)
- f<sub>(SWmax)</sub> = maximum switching frequency, including tolerance
- V<sub>I(max)</sub> = maximum input voltage
- I<sub>O(min)</sub> = minimum load current
- $r_{DS(on)}$  = minimum high-side MOSFET on-resistance (15 m $\Omega$ -19 m $\Omega$ )
- R<sub>(L)</sub> = series resistance of output inductor

There is also a maximum achievable output voltage which is limited by the minimum off-time. The maximum output voltage is given by Equation 34

$$V_{O(max)} = \left(1 - t_{(OFFmax)} \times f_{(SWmax)}\right) \times \left(V_{I(min)} - I_{O(max)} \times 2 \times r_{DS(on)}\right) - I_{O(max)} \times \left(R_{(L)} + r_{DS(on)}\right)$$

where

- V<sub>O(max)</sub> = maximum achievable output voltage
- t<sub>(OFFmax)</sub> = maximum off-time (60 ns typical)
- f<sub>(SWmax)</sub> = maximum switching frequency, including tolerance
- V<sub>I(min)</sub> = minimum input voltage
- I<sub>O(max)</sub> = maximum load current
- r<sub>DS(on)</sub> = maximum high-side MOSFET on-resistance (19 mΩ–30 mΩ)
- R<sub>(L)</sub> = series resistance of output inductor

#### 8.2.2.9 Compensation

There are several industry techniques used to compensate dc-dc regulators. The method presented here is easy to calculate and yields high phase margins. For most conditions, the regulator has a phase margin between 60 and 90 degrees. The method presented here ignores the effects of the slope compensation that is internal to the TPS57112-Q1 device. As a result of ignoring the slope compensation, the actual crossover frequency is usually lower than the crossover frequency used in the calculations. Use SwitcherPro software for a more-accurate design.

To get started, calculate the modulator pole,  $f_{(p,mod)}$ , and the ESR zero,  $f_{(z,mod)}$ , using Equation 35 and Equation 36. For  $C_{(OUT)}$ , derating the capacitor is not needed, as the 1.8-V output is a small percentage of the 10-V capacitor rating. If the output is a high percentage of the capacitor rating, use the manufacturer information for the capacitor to derate the capacitor value. Use Equation 37 and Equation 38 to estimate a starting point for the crossover frequency,  $f_{(c)}$ . For the example design,  $f_{(p,mod)}$  is 6.03 kHz and  $f_{(z,mod)}$  is 1210 kHz. Equation 37 is

(33)

(34)

STRUMENTS



the geometric mean of the modulator pole and the ESR zero, and Equation 38 is the mean of modulator pole and the switching frequency. Equation 37 yields 85.3 kHz and Equation 38 gives 54.9 kHz. Use the lower value of Equation 37 and Equation 38 as the approximate crossover frequency. For this example,  $f_{(c)}$  is 56 kHz. Next, calculate the compensation components. Use a resistor in series with a capacitor to create a compensating zero. A capacitor in parallel with these two components forms the compensating pole (if needed).

$$f_{(p,mod)} = \frac{I_{O(max)}}{2\pi \times V_{O} \times C_{(OUT)}}$$
(35)

$$f_{(z,mod)} = \frac{1}{2\pi \times R_{(ESR)} \times C_{(OUT)}}$$
(36)

$$f_{(c)} = \sqrt{f_{(p,mod)} \times f_{(z,mod)}}$$
(37)

$$f_{(c)} = \sqrt{f_{(p,mod)} \times \frac{f_{(SW)}}{2}}$$
(38)

The compensation design takes the following steps:

Set up the anticipated crossover frequency. Use Equation 39 to calculate the resistor value for the compensation network. In this example, the anticipated crossover frequency (f<sub>(c)</sub>) is 56 kHz. The power-stage gain (gm<sub>ps</sub>) is 14 S, and the error-amplifier gain (gm<sub>ea</sub>) is 245 μS.

$$R3 = \frac{2\pi \times f_{(c)} \times V_O \times C_{(OUT)}}{g_{m(ea)} \times V_{ref} \times g_{m(ps)}}$$
(39)

2. Place compensation zero at the pole formed by the load resistor and the output capacitor. Calculate the capacitor for the compensation network from Equation 40.

$$C3 = \frac{R0 \times C0}{R3}$$
(40)

3. An extra pole can be added to attenuate high-frequency noise. In this application, the extra pole is not necessary.

From the procedures above, the compensation network includes a 7.68-kΩ resistor and a 3300-pF capacitor.

#### 8.2.2.10 Power-Dissipation Estimate

The following formulas show how to estimate the IC power dissipation under continuous-conduction-mode (CCM) operation. The power dissipation of the IC ( $P_T$ ) includes conduction loss ( $P_{(con)}$ ), dead-time loss ( $P_{(d)}$ ), switching loss ( $P_{(SW)}$ ), gate-drive loss ( $P_{(gd)}$ ), and supply-current loss ( $P_{(q)}$ ).

$$\mathsf{P}_{(\text{con})} = \mathsf{I}_{O}^{2} \times \mathsf{r}_{\mathsf{DS}(\text{on})(\mathsf{Temp})}$$

where

• I<sub>O</sub> is the output current (A)

•  $r_{DS(on)(Temp)}$  is the on-resistance of the high-side MOSFET with given temperature ( $\Omega$ ) (41)

 $P_{(d)} = f_{(SW)} \times I_{O} \times 0.7 \times 60 \times 10^{-9}$ 

where

f<sub>(SW)</sub> is the switching frequency (Hz)

$$P_{(SW)} = 1/2 \times V_I \times I_O \times f_{(SW)} \times 8 \times 10^{-9}$$

where

• V<sub>1</sub> is the input voltage (V) (43)

$$P_{(gd)} = 2 \times V_{l} \times f_{(SW)} \times 2 \times 10^{-9}$$
(44)

$$P_{(q)} = V_1 \times 515 \times 10^{-6}$$
(45)

Therefore:

$$P_{T} = P_{(con)} + P_{(d)} + P_{(SW)} + P_{(gd)} + P_{(q)}$$

(42)



| SLVSAL8D – DECEMBER 2010–REVISED MAY 2019                                   | www.ti.com |
|-----------------------------------------------------------------------------|------------|
| where                                                                       |            |
| <ul> <li>P<sub>T</sub> is the total device power dissipation (W)</li> </ul> | (46)       |
| For a given T <sub>A</sub> :                                                |            |
| $T_{J} = T_{A} + R_{HJA} \times P_{T}$                                      |            |
| where                                                                       |            |
| <ul> <li>T<sub>A</sub> is the ambient temperature (°C)</li> </ul>           |            |
| <ul> <li>T<sub>J</sub> is the junction temperature (°C)</li> </ul>          |            |
| • $R_{\theta JA}$ is the thermal resistance of the package (°C/W)           | (47)       |



(48)

For a given  $T_{J(max)}$ :

 $T_{A(max)} = T_{J(max)} - R_{\theta JA} \times P_{T}$ 

where

- T<sub>J(max)</sub> is maximum junction temperature (°C)
- T<sub>A(max)</sub> is maximum ambient temperature (°C)

Additional power losses occur in the regulator circuit because of the inductor ac and dc losses and trace resistance that impact the overall efficiency of the regulator.

## 8.2.3 Application Curves





#### **TPS57112-Q1**

SLVSAL8D - DECEMBER 2010 - REVISED MAY 2019





# 9 Power Supply Recommendations

**EXAS** 

**INSTRUMENTS** 

By design, the TPS57112-Q1 device works with an analog supply voltage range of 2.95 V to 6 V. Ensure good regulation for the input supply, and connect the supply to the VIN pins with the appropriate input capacitor as calculated in the *Input Capacitor* section. If the input supply is located more than a few inches from the TPS57112-Q1 device, the design may require extra capacitance in addition to the recommended value.



# 10 Layout

#### 10.1 Layout Guidelines

Layout is a critical portion of good power-supply design. There are several signal paths that conduct fastchanging currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. Take care to minimize the loop area formed by the bypass capacitor connections and the VIN pins. See Figure 49 for a PCB layout example. Tie the GND pins and AGND pin directly to the thermal pad under the IC. Connect the thermal pad to any internal PCB ground planes using multiple vias directly under the IC. One can use additional vias to connect the top-side ground area to the internal planes near the input and output capacitors. For operation at full-rated load, the top-side ground area, along with any additional internal ground planes, must provide adequate heat dissipating area.

Locate the input bypass capacitor as close to the IC as possible. Route the PH pins to the output inductor. Because the PH connection is the switching node, locate the output inductor close to the PH pins, and minimize the area of the PCB conductor to prevent excessive capacitive coupling. Also locate the boot capacitor close to the device. Connect the sensitive analog ground connections for the feedback voltage divider, compensation components, slow-start capacitor, and frequency-set resistor to a separate analog ground trace as shown. The RT/CLK pin is particularly sensitive to noise, so locate the RT resistor as close as possible to the IC and route traces to minimize their lengths. One can place the additional external components approximately as shown. It may be possible to obtain acceptable performance with alternate PCB layouts. However, this layout, meant as a guideline, demonstrably produces good results.



#### 10.2 Layout Example



# ○ VIA to Ground Plane

Figure 49. PCB Layout Example

TEXAS INSTRUMENTS

www.ti.com

# **11** Device and Documentation Support

## **11.1 Device Support**

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.1.2 Development Support

For more SWIFT<sup>™</sup> documentation, see the TI Web site at www.ti.com/swift.

#### 11.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS57112-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Enable Functionality and Adjusting Undervoltage Lockout for TPS57112-Q1
- Texas Instruments, Interfacing TPS57xxx-Q1,TPS65320-Q1 Family, and TPS65321-Q1 Devices With Low Impendence External Clock Drivers
- Texas Instruments, TPS57112-Q1 High Frequency (2.35 MHz) Operation
- Texas Instruments, TPS57112EVM User's Guide

#### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.



# 11.5 Trademarks

SWIFT, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



25-Jan-2021

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| TPS57112QRTERQ1  | LIFEBUY       | WQFN         | RTE                | 16   | 3000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | 7112Q                   |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS57112QRTERQ1             | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

7-May-2019



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS57112QRTERQ1 | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

# **RTE 16**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated