

## TPS20xxB-Q1 Current-Limited Power-Distribution Switches

### 1 Features

- Qualified for automotive applications
- AEC-Q100 qualified with the following results:
  - Device temperature grade 1: -40°C to 125°C ambient operating temperature range
  - Device HBM ESD classification level 2
  - Device CDM ESD classification level C6
  - Device MM ESD classification level M0
- 105-mΩ high-side MOSFET
- 500-mA continuous current
- Thermal and short-circuit protection
- Accurate current limit: 0.75 A (minimum), 1.25 A (maximum)
- Operating range: 2.7 V to 5.5 V
- 0.6-ms typical rise time
- Undervoltage lockout
- Deglitched fault report ( $\overline{OC}$ )
- No OC glitch during power up
- Maximum standby supply current: 1 μA (single, dual) or 2 μA (triple, quad)
- · Bidirectional switch
- UL recognized under file number E169910

## 2 Applications

- Heavy Capacitive Loads
- Short-Circuit Protection

## **3 Description**

The TPS20xxB-Q1 power-distribution switches are intended for applications where heavy capacitive loads and short circuits are likely to be encountered. These devices incorporate  $105\text{-m}\Omega$  N-channel MOSFET power switches for power-distribution systems that require multiple power switches in a single package. Each switch is controlled by a logic enable input. Gate drive is provided by an internal charge pump designed to control the power-switch rise times and fall times to minimize current surges during switching. The charge pump requires no external components and allows operation from supplies as low as 2.7 V.

When the output load exceeds the current-limit threshold or a short is present, the device limits the output current to a safe level by switching into a constant-current mode, pulling the overcurrent ( $\overline{OCx}$ ) logic output low. When continuous heavy overloads and short circuits increase the power dissipation in the switch, causing the junction temperature to rise, a thermal protection circuit shuts off the switch to prevent damage. Recovery from a thermal shutdown is automatic once the device has cooled sufficiently. Internal circuitry ensures that the switch remains off until valid input voltage is present. This power-distribution switch is designed to set current limit at 1 A (typical).

| Device information (**        |            |                   |  |  |
|-------------------------------|------------|-------------------|--|--|
| PART NUMBER PACKAGE BODY SIZE |            |                   |  |  |
| TPS2041B-Q1                   | SOT-23 (5) | 2.80 mm × 2.90 mm |  |  |
| TPS2042B-Q1,<br>TPS2051B-Q1   | SOIC (8)   | 4.90 mm × 6.00 mm |  |  |

### Device Information (1)

(1) For all available packages, see the orderable addendum at the end of the data sheet.







## **Table of Contents**

| 1 Features1                           |
|---------------------------------------|
| 2 Applications1                       |
| 3 Description1                        |
| 4 Revision History                    |
| 5 Pin Configuration and Functions     |
| 6 Specifications                      |
| 6.1 Absolute Maximum Ratings4         |
| 6.2 ESD Ratings4                      |
| 6.3 Recommended Operating Conditions5 |
| 6.4 Thermal Information5              |
| 6.5 Electrical Characteristics5       |
| 6.6 Typical Characteristics7          |
| 7 Parameter Measurement Information   |
| 8 Detailed Description10              |
| 8.1 Overview10                        |
| 8.2 Functional Block Diagrams10       |
| 8.3 Feature Description               |
| 8.4 Device Functional Modes12         |
|                                       |

| 9 Application and Implementation                      | .13  |
|-------------------------------------------------------|------|
| 9.1 Application Information                           | . 13 |
| 9.2 Typical Applications                              |      |
| 10 Power Supply Recommendations                       |      |
| 11 Layout                                             |      |
| 11.1 Layout Guidelines                                |      |
| 11.2 Layout Example                                   |      |
| 11.3 Thermal Considerations                           |      |
| 12 Device and Documentation Support                   |      |
| 12.1 Related Links                                    |      |
| 12.2 Receiving Notification of Documentation Updates. | .22  |
| 12.3 Support Resources                                |      |
| 12.4 Trademarks                                       |      |
| 12.5 Electrostatic Discharge Caution                  |      |
| 12.6 Glossary                                         |      |
| 13 Mechanical, Packaging, and Orderable               |      |
| Information                                           | .22  |
|                                                       |      |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision C (September 2016) to Revision D (October 2020)                           | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures and cross-references throughout the document  | 1    |
| • | Changed "70-mΩ High-Side MOSFET" to "105-mΩ High-Side MOSFET" in the Features list             | 1    |
| • | Changed "70-mΩ High-Side MOSFET" to "105-mΩ High-Side MOSFET" in the Description section       | 1    |
| • | Updated r <sub>DS(ON)</sub> TYP and MAX values in the <i>Electrical Characteristics</i> table  | 5    |
| • | Updated Figure 6-9                                                                             |      |
| • | Changed "70-mΩ High-Side MOSFET" to "105-mΩ High-Side MOSFET" in the Overview section          |      |
| C | hanges from Revision B (October 2011) to Revision C (September 2016)                           | Page |
| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and |      |
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and       |      |
|   | Documentation Support section, and Mechanical, Packaging, and Orderable Information section    | 1    |
| • | Deleted Ordering Information table; see POA at the end of the data sheet                       | 1    |
| • | Deleted General Switch Catalog image                                                           | 1    |
| • | Added AEC-Q100 Qualified bullets                                                               |      |
| • | Added Thermal Information table                                                                | 5    |
| • | Deleted Dissipation Ratings section                                                            |      |
| • | Combined Functional Block Diagrams for TPS2041B-Q1 and TPS2051B-Q1 as they are the same        | 10   |
| C | hanges from Revision A (June 2010) to Revision B (October 2011)                                | Page |
| • | Changed orderable part number From: TPS2041QDBVRQ1 To: TPS2041BQDBVRQ1                         | 1    |
| С | hanges from Revision * (November 2007) to Revision A (June 2010)                               | Page |

Added the TPS2041B-Q1 device information.....1



## **5** Pin Configuration and Functions







Figure 5-2. TPS2042B-Q1 D Package 8-Pin SOIC Top View



### Figure 5-3. TPS2051B-Q1 D Package 8-Pin SOIC Top View

| Table 5-1. | <b>Pin Functions:</b> | TPS2041B-Q1 |
|------------|-----------------------|-------------|
|------------|-----------------------|-------------|

| Р         | IN  | TYPE | DESCRIPTION                                   |  |
|-----------|-----|------|-----------------------------------------------|--|
| NAME      | NO. | 1176 | DESCRIPTION                                   |  |
| EN        | 4   | I    | Enable input, logic low turns on power switch |  |
| GND       | 2   | GND  | Ground                                        |  |
| IN        | 5   | PWR  | Supply input voltage                          |  |
| <u>00</u> | 3   | 0    | Overcurrent, open-drain output, active low    |  |
| OUT       | 1   | 0    | Power-switch output                           |  |

#### Table 5-2. Pin Functions: TPS2042B-Q1

| P    | IN  | TYPE | DESCRIPTION                                           |
|------|-----|------|-------------------------------------------------------|
| NAME | NO. |      | DESCRIPTION                                           |
| EN1  | 3   | I    | Enable input, logic low turns on power switch IN-OUT1 |
| EN2  | 4   | I    | Enable input, logic low turns on power switch IN-OUT2 |
| GND  | 1   | GND  | Ground                                                |
| IN   | 2   | PWR  | Supply input voltage                                  |
| OC1  | 8   | 0    | Overcurrent, open-drain output, active low, IN-OUT1   |
| OC2  | 5   | 0    | Overcurrent, open-drain output, active low, IN-OUT2   |

Copyright © 2020 Texas Instruments Incorporated

TPS2041B-Q1, TPS2042B-Q1, TPS2051B-Q1 SLVS782D – NOVEMBER 2007 – REVISED OCTOBER 2020



#### Table 5-2. Pin Functions: TPS2042B-Q1 (continued)

| P    | IN  | TYPE | DESCRIPTION                  |
|------|-----|------|------------------------------|
| NAME | NO. |      | DESCRIPTION                  |
| OUT1 | 7   | 0    | Power-switch output, IN-OUT1 |
| OUT2 | 6   | 0    | Power-switch output, IN-OUT2 |

#### Table 5-3. Pin Functions: TPS2051B-Q1

| Р    | IN      | TYPE | DESCRIPTION                                    |
|------|---------|------|------------------------------------------------|
| NAME | NO.     |      | DESCRIPTION                                    |
| EN   | 4       | I    | Enable input, logic high turns on power switch |
| GND  | 1       | GND  | Ground                                         |
| IN   | 2, 3    | PWR  | Supply input voltage                           |
| 00   | 5       | 0    | Overcurrent open-drain output, active low      |
| OUT  | 6, 7, 8 | 0    | Power-switch output                            |

## **6** Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                                                        |           | MIN                | MAX     | UNIT |
|--------------------------------------------------------|-----------|--------------------|---------|------|
| Input voltage <sup>(2)</sup>                           | IN        | -0.3               | 6       | V    |
| Output voltage <sup>(2)</sup>                          | OUT, OUTx | -0.3               | 6       | V    |
| Input voltage                                          | ENx, EN   | -0.3               | 6       | V    |
| Voltage, $V_{I(\overline{OC})}, V_{I(\overline{OCx})}$ | OC, OCx   | -0.3               | 6       | V    |
| Continuous output current                              |           | Internally limited |         |      |
| Continuous total power dissipation                     |           | See ESE            | Ratings |      |
| Operating virtual-junction temperature, $T_J$          |           | -40                | 125     | °C   |
| Storage temperature, T <sub>stg</sub>                  |           | -65                | 150     | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND.

### 6.2 ESD Ratings

|                    |                                                         |                                                         | VALUE | UNIT |
|--------------------|---------------------------------------------------------|---------------------------------------------------------|-------|------|
| TPS2041            | 1B-Q1 in DBV Package and                                | TPS2042B-Q1 in D package                                |       |      |
|                    |                                                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                 | Charged-device model (CDM), per AEC Q100-011            | ±1500 | V    |
|                    | Machine model (MM), per AEC Q100-003                    | ±50                                                     |       |      |
| TPS2051            | 1B-Q1 in D package                                      |                                                         | I     |      |
|                    | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000                                                   |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                 | Charged-device model (CDM), per AEC Q100-011            | ±1500 | V    |
|                    |                                                         | Machine model (MM), per AEC Q100-003                    | ±50   |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



### 6.3 Recommended Operating Conditions

|                                               |                                        | MIN | MAX | UNIT |
|-----------------------------------------------|----------------------------------------|-----|-----|------|
| V <sub>I(IN)</sub>                            | Input voltage (IN)                     | 2.7 | 5.5 | V    |
| V <sub>I( ENx</sub> ),<br>V <sub>I(EN)</sub>  | Input voltage ( ENx, EN)               | 0   | 5.5 | V    |
| I <sub>O(OUT)</sub> ,<br>I <sub>O(OUTx)</sub> | Continuous output current (OUT, OUTx)  | 0   | 500 | mA   |
| TJ                                            | Operating virtual-junction temperature | -40 | 125 | °C   |

### 6.4 Thermal Information

|                       |                                              | TPS2041B-Q1  | TPS2042B-Q1 | TPS2051B-Q1 |      |
|-----------------------|----------------------------------------------|--------------|-------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | D (SOIC)    | D (SOIC)    | UNIT |
|                       |                                              | 5 PINS       | 8 PINS      | 8 PINS      |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 224.1        | 117.2       | 124.5       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 131.2        | 63.3        | 72.7        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 55.4         | 57.5        | 64.9        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 19.2         | 15.3        | 24.7        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 54.3         | 37          | 64.4        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### **6.5 Electrical Characteristics**

over recommended operating junction temperature range,  $V_{I(IN)}$  = 5.5 V,  $I_O$  = 0.5 A,  $V_{I(ENx)}$  = 0 V (unless otherwise noted)

|                                   | PARAMETER                                                               | TEST                                                                                                                                        | MIN                                                    | TYP                                       | MAX  | UNIT |      |      |
|-----------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------|------|------|------|------|
| POWER                             | R SWITCH                                                                |                                                                                                                                             |                                                        |                                           |      |      |      |      |
| -                                 | Static drain-source on-state resistance,<br>5-V or 3.3-V operation      | $V_{I(IN)} = 5 V \text{ or } 3.3 V,$<br>$I_{O} = 0.5 A$                                                                                     | –40°C ≤ T <sub>J</sub>                                 | ≤ 125°C                                   |      | 105  | 160  |      |
| r <sub>DS(ON)</sub>               | Static drain-source on-state resistance, 2.7-V operation <sup>(2)</sup> | V <sub>I(IN)</sub> = 2.7 V, I <sub>O</sub> = 0.5 A                                                                                          | –40°C ≤ T <sub>J</sub>                                 | ≤ 125°C                                   |      | 110  | 175  | mΩ   |
| +                                 | Rise time, output <sup>(2)</sup>                                        | V <sub>I(IN)</sub> = 5.5 V                                                                                                                  | C <sub>L</sub> = 1 μF,                                 | T <sub>J</sub> = 25°C                     |      | 0.6  | 1.5  | ma   |
| t <sub>r</sub>                    |                                                                         | V <sub>I(IN)</sub> = 2.7 V                                                                                                                  | $R_L = 10 \Omega$                                      | 1 <sub>J</sub> = 25 C                     |      | 0.4  | 1    | ms   |
| +                                 | Fall time, output <sup>(2)</sup>                                        | V <sub>I(IN)</sub> = 5.5 V                                                                                                                  | C <sub>L</sub> = 1 μF,                                 | T <sub>J</sub> = 25°C                     | 0.05 |      | 0.5  | ma   |
| t <sub>f</sub>                    |                                                                         | V <sub>I(IN)</sub> = 2.7 V                                                                                                                  | R <sub>L</sub> = 10 Ω                                  | 1 <sub>J</sub> = 25 C                     | 0.05 |      | 0.5  | ms   |
| ENABL                             | E INPUT ( EN, ENx)                                                      |                                                                                                                                             |                                                        |                                           |      |      |      |      |
| V <sub>IH</sub>                   | High-level input voltage                                                | 2                                                                                                                                           |                                                        |                                           | v    |      |      |      |
| V <sub>IL</sub>                   | Low-level input voltage                                                 | $2.7 \text{ V} \le \text{V}_{I(IN)} \le 5.5 \text{ V}$                                                                                      | $2.7 \text{ V} \le \text{V}_{I(IN)} \le 5.5 \text{ V}$ |                                           |      |      |      | v    |
| l <sub>l</sub>                    | Input current                                                           | V <sub>I( ENx)</sub> = 0 V or 5.5 V                                                                                                         | -0.5                                                   |                                           | 0.5  | μA   |      |      |
| t <sub>on</sub>                   | Turnon time <sup>(2)</sup>                                              | $C_L$ = 100 µF, $R_L$ = 10 $\Omega$                                                                                                         | $C_{L} = 100 \ \mu\text{F}, R_{L} = 10 \ \Omega$       |                                           |      |      | 3    | ms   |
| t <sub>off</sub>                  | Turnoff time <sup>(2)</sup>                                             | $C_L$ = 100 µF, $R_L$ = 10 $\Omega$                                                                                                         |                                                        |                                           |      |      | 10   | 1115 |
| CURRE                             | NT LIMIT                                                                |                                                                                                                                             |                                                        |                                           |      |      |      |      |
|                                   | Short-circuit output current                                            | $V_{I(IN)} = 5 V$ , OUT connected to GND,                                                                                                   |                                                        | T <sub>J</sub> = 25°C                     | 0.65 | 1    | 1.25 | A    |
| l <sub>os</sub>                   | Short-circuit output current                                            | device enabled into short-c                                                                                                                 | ircuit                                                 | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ | 0.6  | 1    | 1.3  | ~    |
| SUPPL                             | CURRENT (TPS2041B-Q1, TPS2051B-Q                                        | 1)                                                                                                                                          |                                                        |                                           |      |      |      |      |
|                                   | Supply current, low-level output                                        | No load on OUT,                                                                                                                             |                                                        | T <sub>J</sub> = 25°C                     |      | 0.5  | 1    | μA   |
|                                   | Supply current, low-level output                                        | $V_{I(\overline{EN})} = 5.5 \text{ V or } V_{I(EN)} = 0$                                                                                    | V                                                      | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ |      | 0.5  | 5    | μΑ   |
|                                   | Cumply surrant high layel sutruit                                       | No load on OUT,                                                                                                                             | T <sub>J</sub> = 25°C                                  |                                           |      | 43   | 60   |      |
| Supply current, high-level output |                                                                         | $V_{I(\overline{EN})} = 0 \text{ V or } V_{I(EN)} = 5.5 \text{ V}$                                                                          |                                                        | –40°C ≤ T <sub>J</sub> ≤ 125°C            |      | 43   | 70   | μA   |
|                                   | Leakage current                                                         | $\begin{array}{c} \text{OUT connected to ground,} \\ \text{V}_{l(\ E\overline{N})} = 5.5 \ \text{V or } \ \text{V}_{l(EN)} = 0 \end{array}$ | V                                                      | –40°C ≤ T <sub>J</sub> ≤ 125°C            |      | 1    |      | μA   |
|                                   | Reverse leakage current                                                 | V <sub>I(OUTx)</sub> = 5.5 V, IN = groun                                                                                                    | d <sup>(2)</sup>                                       | T <sub>J</sub> = 25°C                     |      | 0    |      | μA   |

Copyright © 2020 Texas Instruments Incorporated



#### 6.5 Electrical Characteristics (continued)

# over recommended operating junction temperature range, $V_{I(IN)}$ = 5.5 V, $I_O$ = 0.5 A, $V_{I(\overline{ENx})}$ = 0 V (unless otherwise noted)

| PARAMETER                                     | TEST CONDITIONS                                   | MIN                            | TYP | MAX | UNIT |    |
|-----------------------------------------------|---------------------------------------------------|--------------------------------|-----|-----|------|----|
| SUPPLY CURRENT (TPS2042B-Q1)                  |                                                   |                                |     |     |      |    |
| Supply current, low-level output              |                                                   | T <sub>J</sub> = 25°C          |     | 0.5 | 1    |    |
| Supply current, low-level output              | No load on OUT, V <sub>I(ENx)</sub> = 5.5 V       | –40°C ≤ T <sub>J</sub> ≤ 125°C |     | 0.5 | 5    | μA |
| Supply current, high-level output             |                                                   | T <sub>J</sub> = 25°C          |     | 50  | 70   | μA |
| Supply current, high-level output             | No load on OUT, $V_{I(\overline{ENx})} = 0 V$     | –40°C ≤ T <sub>J</sub> ≤ 125°C |     | 50  | 90   | μΑ |
| Leakage current                               | OUT connected to ground, $V_{I(ENx)}$ = 5.5 V     | –40°C ≤ T <sub>J</sub> ≤ 125°C |     | 1   |      | μA |
| Reverse leakage current                       | $V_{I(OUTx)}$ = 5.5 V, IN = ground <sup>(2)</sup> | T <sub>J</sub> = 25°C          |     | 0.2 |      | μA |
| UNDERVOLTAGE LOCKOUT                          | - ·                                               |                                |     |     | 1    |    |
| Low-level input voltage, IN, INx              |                                                   |                                | 2   |     | 2.5  | V  |
| Hysteresis, IN, INx                           |                                                   | T <sub>J</sub> = 25°C          |     | 75  |      | mV |
| OVERCURRENT ( OC, OCx)                        | - ·                                               |                                |     |     | 1    |    |
| Output low voltage, V <sub>OL( OCx)</sub>     | $I_{O(\overline{OCx})} = 5 \text{ mA}$            |                                |     |     | 0.4  | V  |
| OFF-state current <sup>(2)</sup>              | $V_{O(\overline{OCx})} = 5 V \text{ or } 3.3 V$   |                                |     |     | 1    | μA |
| OC deglitch <sup>(2)</sup>                    | OCx assertion or deassertion                      | OCx assertion or deassertion   |     |     |      |    |
| THERMAL SHUTDOWN <sup>(3)</sup>               |                                                   |                                |     |     |      |    |
| Thermal shutdown threshold <sup>(2)</sup>     |                                                   |                                | 135 |     |      | °C |
| Recovery from thermal shutdown <sup>(2)</sup> |                                                   |                                | 125 |     |      | °C |
| Hysteresis <sup>(2)</sup>                     |                                                   |                                |     | 10  |      | °C |

(1) Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be accounted for separately.

(2) Specified by design.

(3) The thermal shutdown only reacts under overcurrent conditions.



## 6.6 Typical Characteristics











## 7 Parameter Measurement Information





Figure 7-1. Test Circuit and Voltage Waveforms



## 8 Detailed Description

### 8.1 Overview

The TPS20xxB-Q1 devices are current-limited, power-distribution switches providing 0.5-A continuous-load current. These devices incorporate 105-m $\Omega$  N-channel MOSFET power switches for power-distribution systems that require multiple power switches in a single package. A gate driver is provided by an internal charge pump designed to minimize current surges during switching. The charge pump requires no external components and allows operation supplies as low as 2.7 V.

#### 8.2 Functional Block Diagrams



A. CS = Current sense

B. EN = Active low ( EN) for TPS2041B-Q1; Active high (EN) for TPS2051B-Q1

#### Figure 8-1. Functional Block Diagram (TPS2041B-Q1 and TPS2051B-Q1)





A. CS = Current sense



#### 8.3 Feature Description

#### 8.3.1 Power Switch

The power switch is an N-channel MOSFET with a low ON-state resistance. Configured as a high-side switch, the power switch prevents current flow from OUT to IN and IN to OUT when disabled. The power switch supplies a minimum current of 500 mA.

#### 8.3.2 Charge Pump

An internal charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.7 V and requires little supply current.

#### 8.3.3 Driver

The driver controls the gate voltage of the power switch. To limit large current surges and reduce the associated electromagnetic interference (EMI) produced, the driver incorporates circuitry that controls the rise times and fall times of the output voltage.

#### 8.3.4 Enable ( ENx)

The logic enable pin disables the power switch and the bias for the charge pump, driver, and other circuitry to reduce the supply current. The supply current is reduced to less than 1  $\mu$ A or 2  $\mu$ A when a logic high is present on EN. A logic zero input on EN restores bias to the drive and control circuits and turns the switch on. The enable input is compatible with both TTL and CMOS logic levels.

#### Copyright © 2020 Texas Instruments Incorporated



#### 8.3.5 Enable (EN)

The logic enable disables the power switch and the bias for the charge pump, driver, and other circuitry to reduce the supply current. The supply current is reduced to less than 1  $\mu$ A or 2  $\mu$ A when a logic low is present on EN. A logic high input on EN restores bias to the drive and control circuits and turns the switch on. The enable input is compatible with both TTL and CMOS logic levels.

#### 8.3.6 Overcurrent ( $\overline{OCx}$ )

The  $\overline{OCx}$  open-drain output is asserted (active low) when an overcurrent or overtemperature condition is encountered. The output remains asserted until the overcurrent or overtemperature condition is removed. A 10-ms deglitch circuit prevents the  $\overline{OCx}$  signal from oscillation or false triggering. If an overtemperature shutdown occurs, the  $\overline{OCx}$  is asserted instantaneously.

#### 8.3.7 Current Sense

A sense FET monitors the current supplied to the load. The sense FET measures current more efficiently than conventional resistance methods. When an overload or short circuit is encountered, the current-sense circuitry sends a control signal to the driver. The driver in turn reduces the gate voltage and drives the power FET into its saturation region, which switches the output into a constant-current mode and holds the current constant while varying the voltage on the load.

#### 8.3.8 Thermal Sense

Thermal protection prevents damage to the IC when heavy-overload or short-circuit faults are present for extended periods of time. The TPS204xB-Q1 and TPS205xB-Q1 implement a thermal sensing to monitor the operating junction temperature of the power distribution switch. In an overcurrent or short-circuit condition, the junction temperature rises due to excessive power dissipation. Once the die temperature rises to approximately 140°C due to overcurrent conditions, the internal thermal sense circuitry turns the power switch off, thus preventing the power switch from damage. Hysteresis is built into the thermal sense circuit, and after the device has cooled approximately  $10^{\circ}$ C, the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed. The  $\overline{OCx}$  open-drain output is asserted (active low) when an overtemperature shutdown or overcurrent occurs.

#### 8.3.9 Undervoltage Lockout (UVLO)

A voltage sense circuit monitors the input voltage. When the input voltage is below approximately 2 V, a control signal turns off the power switch.

#### 8.4 Device Functional Modes

Table 8-1 lists OUT pin state as determined by the  $\overline{EN}$  pin.

| ENTPS2041B-Q1TPS2042B-Q1TPS2051B-Q1 |      |      |      |  |  |  |  |  |
|-------------------------------------|------|------|------|--|--|--|--|--|
| Low                                 | IN   | Open | Open |  |  |  |  |  |
| High                                | Open | IN   | IN   |  |  |  |  |  |

## Table 8-1. OUT Pin State



## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

#### 9.1.1 Universal Serial Bus (USB) Applications

The universal serial bus (USB) interface is a 12-Mbps, or 1.5-Mbps, multiplexed serial bus designed for low-tomedium bandwidth PC peripherals (for example, keyboards, printers, scanners, and mice). The four-wire USB interface is conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution.

USB data is a 3.3-V level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply.

The USB specification defines the following five classes of devices, each differentiated by power-consumption requirements:

- Hosts and self-powered hubs (SPHs)
- Bus-powered hubs (BPHs)
- Low-power bus-powered functions
- High-power bus-powered functions
- Self-powered functions

Self-powered and bus-powered hubs distribute data and power to downstream functions. The TPS204xB-Q1 and TPS205xB-Q1 can provide power-distribution solutions to many of these classes of devices.

### 9.2 Typical Applications

#### 9.2.1 TPS2042B-Q1 Typical Application







#### 9.2.1.1 Design Requirements

| Table 9-        | Table 9-1. Design Parameters |  |  |  |  |  |  |  |  |
|-----------------|------------------------------|--|--|--|--|--|--|--|--|
| PARAMETER       | VALUE                        |  |  |  |  |  |  |  |  |
| Input voltage   | 5 V                          |  |  |  |  |  |  |  |  |
| Output1 voltage | 5 V                          |  |  |  |  |  |  |  |  |
| Output2 voltage | 5 V                          |  |  |  |  |  |  |  |  |
| Output1 current | 0.5 A                        |  |  |  |  |  |  |  |  |
| Output2 current | 0.5 A                        |  |  |  |  |  |  |  |  |

For this design example, use the parameters listed in Table 9-1 as the input parameters.

#### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Overcurrent

A sense FET is employed to check for overcurrent conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting.

Three possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before  $V_{I(IN)}$  has been applied (see Figure 9-7 through Figure 9-10). The TPS20xxB-Q1 senses the short and immediately switches into a constant-current output.

In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents may flow for a short period of time before the current-limit circuit can react. After the current-limit circuit has tripped (reached the overcurrent trip threshold), the device switches into constant-current mode.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached or until the thermal limit of the device is exceeded (see Figure 6-7 through Figure 6-8). The TPS20xxB-Q1 is capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its constant-current mode.

#### 9.2.1.2.2 OC Response

The OCx open-drain output is asserted (active low) when an overcurrent or overtemperature shutdown condition is encountered after a 10-ms deglitch timeout. The output remains asserted until the overcurrent or overtemperature condition is removed. Connecting a heavy capacitive load to an enabled device can cause a momentary overcurrent condition; however, no false reporting on OCx occurs due to the 10-ms deglitch circuit. The TPS20xxB-Q1 is designed to eliminate false overcurrent reporting. The internal overcurrent deglitch eliminates the need for external components to remove unwanted pulses. OCx is not deglitched when the switch is turned off due to an overtemperature shutdown.



Copyright © 2016, Texas Instruments Incorporated

#### Figure 9-2. Typical Circuit for the OC Pin (TPS2042B-Q1)



#### 9.2.1.3 Application Curves









#### 9.2.2 Hosts and Self-Powered Hubs and Bus-Powered Hubs

Hosts and self-powered hubs have a local power supply that powers the embedded functions and the downstream ports (see Figure 9-11). This power supply must provide from 5.25 V to 4.75 V to the board side of the downstream connection under full-load and no-load conditions. Hosts and SPHs are required to have current-limit protection and must report overcurrent conditions to the USB controller. Typical SPHs are desktop PCs, monitors, printers, and stand-alone hubs.



Figure 9-11. Typical One-Port USB Host or Self-Powered Hub

#### 9.2.2.1 Design Requirements

#### 9.2.2.1.1 USB Power-Distribution Requirements

USB can be implemented in several ways, and, regardless of the type of USB device being developed, several power-distribution features must be implemented.

- · Hosts and self-powered hubs must:
  - Current-limit downstream ports
  - Report overcurrent conditions on USB V<sub>BUS</sub>
- Bus-powered hubs must:
  - Enable and disable power to downstream ports
  - Power up at < 100 mA</li>
  - Limit inrush current (< 44  $\Omega$  and 10  $\mu$ F)
- Functions must:
  - Limit inrush currents
  - Power up at < 100 mA</li>



The feature set of the TPS204xB-Q1 and TPS205xB-Q1 allows them to meet each of these requirements. The integrated current-limiting and overcurrent reporting is required by hosts and self-powered hubs. The logic-level enable and controlled rise times meet the need of both input and output ports on bus-powered hubs, as well as the input ports for bus-powered functions (see Figure 9-12 and Figure 9-13).



A. USB rev 1.1 requires 120 µF per hub.

Figure 9-12. Hybrid Self-Powered or Bus-Powered Hub Implementation (TPS2051B-Q1)

Copyright © 2016, Texas Instruments Incorporated

#### TPS2041B-Q1, TPS2042B-Q1, TPS2051B-Q1 SLVS782D – NOVEMBER 2007 – REVISED OCTOBER 2020





Copyright © 2016, Texas Instruments Incorporated

A. USB rev 1.1 requires 120  $\mu$ F per hub.

#### Figure 9-13. Hybrid Self-Powered or Bus-Powered Hub Implementation (TPS2042B-Q1)

#### 9.2.2.2 Detailed Design Procedure

Bus-powered hubs obtain all power from upstream ports and often contain an embedded function. The hubs are required to power up with less than one unit load. The BPH usually has one embedded function, and power is always available to the controller of the hub. If the embedded function and hub require more than 100 mA on power up, the power to the embedded function may need to be kept off until enumeration is completed. This can be accomplished by removing power or by shutting off the clock to the embedded function. Power switching the embedded function is not necessary if the aggregate power draw for the function and controller is less than one unit load. The total current drawn by the bus-powered device is the sum of the current to the controller, the embedded function, and the downstream ports, and it is limited to 500 mA from an upstream port.



#### 9.2.2.2.1 Low-Power Bus-Powered and High-Power Bus-Powered Functions

Both low-power and high-power bus-powered functions obtain all power from upstream ports; low-power functions always draw less than 100 mA; high-power functions must draw less than 100 mA at power up and can draw up to 500 mA after enumeration. If the load of the function is more than the parallel combination of 44  $\Omega$  and 10  $\mu$ F at power up, the device must implement inrush current limiting (see Figure 9-14).



Copyright © 2016, Texas Instruments Incorporated

Figure 9-14. High-Power Bus-Powered Function (TPS2042B-Q1)

#### 9.2.3 Generic Hot-Plug Applications

In many applications, it may be necessary to remove modules or PC boards while the main unit is still operating. These are considered hot-plug applications. Such implementations require the control of current surges seen by the main power supply and the card being inserted. The most effective way to control these surges is to limit and slowly ramp the current and voltage being applied to the card, similar to the way in which a power supply normally turns on. Due to the controlled rise and fall times of the TPS204xB-Q1 and TPS205xB-Q1, these devices can be used to provide a softer start-up to devices being hot-plugged into a powered system. The UVLO feature of the TPS204xB-Q1 and TPS205xB-Q1 also ensures that the switch is off after the card has been removed, and that the switch is off during the next insertion. The UVLO feature ensures a soft start with a controlled rise time for every insertion of the card or module.



Figure 9-15. Example Hot-Plug Implementation (TPS2042B-Q1)

By placing the TPS204xB-Q1 or TPS205xB-Q1 between the  $V_{CC}$  input and the rest of the circuitry, the input power reaches these devices first after insertion. The typical rise time of the switch is approximately 1 ms, providing a slow voltage ramp at the output of the device. This implementation controls system surge currents and provides a hot-plugging mechanism for any device.



#### 9.2.3.1 Design Requirements

| Table 9-2. Design Parameters |       |  |  |  |  |  |  |  |
|------------------------------|-------|--|--|--|--|--|--|--|
| PARAMETER                    | VALUE |  |  |  |  |  |  |  |
| Input voltage                | 5 V   |  |  |  |  |  |  |  |
| Output1 voltage              | 5 V   |  |  |  |  |  |  |  |
| Output2 voltage              | 5 V   |  |  |  |  |  |  |  |
| Output1 current              | 0.5 A |  |  |  |  |  |  |  |
| Output2 current              | 0.5 A |  |  |  |  |  |  |  |

For this design example, use the parameters listed in Table 9-2 as the input parameters.

#### 9.2.3.2 Detailed Design Procedure

To begin the design process a few parameters must be decided upon. The designer must know the following:

- Normal input operation voltage
- Current limit

Input and output capacitance improves the performance of the device; the actual capacitance must be optimized for the particular application. For all applications, TI recommends a 0.1 µF or greater ceramic bypass capacitor between IN and GND, as close to the device as possible for local noise decoupling. This precaution reduces ringing on the input due to power-supply transients. Additional input capacitance may be required on the input to reduce voltage undershoot from exceeding the UVLO of other load share one power rail with TPS2042B-Q1 device or overshoot from exceeding the absolute-maximum voltage of the device during heavy transient conditions. This is especially important during bench testing when long, inductive cables are used to connect the evaluation board to the bench power supply. Output capacitance is not required, but TI recommends placing a high-value electrolytic capacitor on the output pin when large transient currents are expected on the output to reduce the undershoot, which is caused by the inductance of the output power bus just after a short has occurred and the TPS2042B-Q1 device has abruptly reduced OUT current. Energy stored in the inductance drives the OUT voltage down and potentially negative as it discharges.

### **10 Power Supply Recommendations**

TI recommends a  $0.01-\mu$ F to  $0.1-\mu$ F ceramic bypass capacitor close to the device between IN and GND. TI recommends placing a high-value electrolytic capacitor on the output pins when the output load is heavy. This precaution reduces power-supply transients that may cause ringing on the input. Additionally, bypassing the output with a  $0.01-\mu$ F to  $0.1-\mu$ F ceramic capacitor improves the immunity of the device to short-circuit transients. See Figure 9-1.



## 11 Layout

### 11.1 Layout Guidelines

- Place the 100-nF bypass capacitor near the IN and GND pins and make the connections using a lowinductance trace.
- TI recommends placing a high-value electrolytic capacitor and a 100-nF bypass capacitor on the output pin when large transient currents are expected on the output.

### 11.2 Layout Example





#### **11.3 Thermal Considerations**

The low on-resistance on the N-channel MOSFET allows the small surface-mount packages to pass large currents. The thermal resistances of these packages are high compared to those of power packages; it is good design practice to check power dissipation and junction temperature. Begin by determining the  $r_{DS(ON)}$  of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(ON)}$  from Figure 6-9. Using this value, the power dissipation per switch can be calculated by Equation 1:

$$P_{\rm D} = r_{\rm DS(ON)} \times l^2 \tag{1}$$

Multiply this number by the number of switches being used. This step renders the total power dissipation from the N-channel MOSFETs.

Finally, calculate the junction temperature with Equation 2:

$$T_J = P_D \times R_{\theta JA} + T_A$$

where

- T<sub>A</sub> = Ambient temperature °C
- R<sub>θJA</sub> = Thermal resistance
- P<sub>D</sub> = Total power dissipation based on number of switches being used.

Compare the calculated junction temperature with the initial estimate. If they do not agree within a few degrees, repeat the calculation, using the calculated value as the new estimate. Two or three iterations are generally sufficient to get a reasonable answer.

(2)



## **12 Device and Documentation Support**

#### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS       | RTS PRODUCT FOLDER |            |            |            | SUPPORT &<br>COMMUNITY |  |  |  |  |
|-------------|--------------------|------------|------------|------------|------------------------|--|--|--|--|
| TPS2041B-Q1 | Click here         | Click here | Click here | Click here | Click here             |  |  |  |  |
| TPS2042B-Q1 | Click here         | Click here | Click here | Click here | Click here             |  |  |  |  |
| TPS2051B-Q1 | Click here         | Click here | Click here | Click here | Click here             |  |  |  |  |

#### Table 12-1. Related Links

#### **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  | (1)           |              | j                  |      | ,              | (2)             | (6)                           | (3)                |              | (4.5)                   |         |
| TPS2041BQDBVRQ1  | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | PLIQ                    | Samples |
| TPS2042BQDRQ1    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2042B                   | Samples |
| TPS2051BQDRQ1    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2051BQ                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS2041B-Q1, TPS2042B-Q1, TPS2051B-Q1 :

- Catalog: TPS2041B, TPS2042B, TPS2051B
- Enhanced Product: TPS2041B-EP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS2041BQDBVRQ1             | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS2042BQDRQ1               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS2051BQDRQ1               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

17-Aug-2021



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2041BQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS2042BQDRQ1   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TPS2051BQDRQ1   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

## **DBV0005A**



## **PACKAGE OUTLINE**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.



## DBV0005A

## **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DBV0005A

## **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



## D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated