# <u>Onsemí</u>,

## **<u>MOSFET</u> – Dual N-Channel,** POWERTRENCH<sup>®</sup>

### 20 V, 5.0 A, 54 m $\Omega$

### FDMA1024NZ

#### **General Description**

This is designed specifically as a single package solution for dual switching requirements in cellular handset and other ultra-portable applications. It features two independent N-Channel MOSFETs with low on-state resistance for minimum conduction losses.

The MicroFET  $^{\text{m}}$  2x2 package offers exceptional thermal performance for its physical size and is well suited to linear mode applications.

#### Features

- Max  $r_{DS(on)} = 54 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 5.0 \text{ A}$
- Max  $r_{DS(on)} = 66 \text{ m}\Omega$  at  $V_{GS} = 2.5 \text{ V}$ ,  $I_D = 4.2 \text{ A}$
- Max  $r_{DS(on)} = 82 \text{ m}\Omega$  at  $V_{GS} = 1.8 \text{ V}$ ,  $I_D = 2.3 \text{ A}$
- Max  $r_{DS(on)} = 114 \text{ m}\Omega$  at  $V_{GS} = 1.5 \text{ V}$ ,  $I_D = 2.0 \text{ A}$
- HBM ESD Protection Level = 1.6 kV (Note 3)
- Low Profile 0.8 mm Maximum in the New Package MicroFET<sup>™</sup> 2 x 2 mm
- Free from Halogenated Compounds and Antimony Oxides
- This Device is Pb-Free and is RoHS Compliant

#### Applications

- Baseband Switch
- Loadswitch
- DC–DC Buck Converters

#### **MOSFET MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol                              | Parameter                                           | Ratings        | Unit |
|-------------------------------------|-----------------------------------------------------|----------------|------|
| V <sub>DS</sub>                     | Drain to Source Voltage                             | 20             | V    |
| V <sub>GS</sub>                     | Gate to Source Voltage                              | ±8             | V    |
| ID                                  | Drain Current - Continuous (Note 1a)                | 5.0            | А    |
|                                     | – Pulsed                                            | 6.0            |      |
| PD                                  | Power Dissipation (Note 1a)                         | 1.4            | W    |
|                                     | Power Dissipation (Note 1b)                         | 0.7            |      |
| T <sub>J,</sub><br>T <sub>STG</sub> | Operating and Storage Junction Temperature<br>Range | –55 to<br>+150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



WDFN6 2x2, 0.65P (MicroFET<sup>™</sup> 2x2) CASE 511DA

#### MARKING DIAGRAM



= Assembly Plant Code

= Numeric Date Code

= Lot Code

&Z

&2

&K

024

= Specific Device Code

#### **PIN ASSIGNMENT**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

#### THERMAL CHARACTERISTICS

| Symbol          | Parameter                                         | Ratings                | Unit |
|-----------------|---------------------------------------------------|------------------------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1a) | 86 (Single Operation)  | °C/W |
| $R_{\thetaJA}$  | Thermal Resistance, Junction to Ambient (Note 1b) | 173 (Single Operation) |      |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1c) | 69 (Dual Operation)    |      |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1d) | 151 (Dual Operation)   |      |

#### PACKAGE MARKING AND ORDERING INFORMATION

Gate to Source Leakage Current

| Device Marking | Device     | Package                                      | Shipping <sup>†</sup>    |
|----------------|------------|----------------------------------------------|--------------------------|
| 024            | FDMA1024NZ | WDFN6 2x2, 0.65P (MicroFET 2x2)<br>(Pb-Free) | 3000 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol                                                             | Parameter                                    | Test Condition                                | Min | Тур | Max | Unit  |
|--------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------|-----|-----|-----|-------|
| OFF CHARACTERISTICS                                                |                                              |                                               |     |     |     |       |
| BV <sub>DSS</sub>                                                  | Drain to Source Breakdown Voltage            | $I_D = 250 \ \mu A, \ V_{GS} = 0 \ V$         | 20  |     |     | V     |
| $\frac{\Delta \text{BV}_{\text{DSS}}}{\Delta \text{T}_{\text{J}}}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = 250 $\mu A,$ referenced to 25°C       |     | 19  |     | mV/°C |
| I <sub>DSS</sub>                                                   | Zero Gate Voltage Drain Current              | V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V |     |     | 1   | μΑ    |

 $V_{GS} = \pm 8 V$ ,  $V_{DS} = 0 V$ 

±10

μΑ

#### ON CHARACTERISTICS

IGSS

| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS}$ = $V_{DS}$ , $I_D$ = 250 $\mu$ A                        | 0.4 | 0.7 | 1.0 | V     |
|----------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|-----|-----|-----|-------|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu A$ , referenced to $25^{\circ}C$                |     | -3  |     | mV/°C |
| r <sub>DS(on)</sub>                    | Static Drain to Source On-Resistance                        | $V_{GS}$ = 4.5 V, I <sub>D</sub> = 5.0 A                         |     | 37  | 54  | mΩ    |
|                                        |                                                             | $V_{GS}$ = 2.5 V, I <sub>D</sub> = 4.2 A                         |     | 43  | 66  |       |
|                                        |                                                             | $V_{GS}$ = 1.8 V, I <sub>D</sub> = 2.3 A                         |     | 52  | 82  |       |
|                                        |                                                             | $V_{GS}$ = 1.5 V, I <sub>D</sub> = 2.0 A                         |     | 67  | 114 |       |
|                                        |                                                             | $V_{GS}$ = 4.5 V, I <sub>D</sub> = 5.0 A, T <sub>J</sub> = 125°C |     | 51  | 75  |       |
| <b>9</b> FS                            | Forward Transconductance                                    | V <sub>DD</sub> = 5 V, I <sub>D</sub> = 5.0 A                    |     | 16  |     | S     |

#### DYNAMIC CHARACTERISTICS

| C <sub>iss</sub> | Input Capacitance            | $V_{DS}$ = 10 V, $V_{GS}$ = 0 V, f = 1 MHz | 375 | 500 | pF |
|------------------|------------------------------|--------------------------------------------|-----|-----|----|
| C <sub>oss</sub> | Output Capacitance           |                                            | 70  | 95  |    |
| C <sub>rss</sub> | Reverse Transfer Capacitance |                                            | 40  | 65  |    |
| R <sub>G</sub>   | Gate Resistance              | f = 1 MHz                                  | 4.3 |     | Ω  |

#### SWITCHING CHARACTERISTICS

| td <sub>(on)</sub>  | Turn – On Delay Time          | $V_{DD} = 10 \text{ V}, \text{ I}_{D} = 5.0 \text{ A},$ | 5.3 | 11  | ns |
|---------------------|-------------------------------|---------------------------------------------------------|-----|-----|----|
| t <sub>r</sub>      | Rise Time                     | $V_{GS} = 4.5 \text{ V}, \text{ R}_{GEN} = 6 \Omega$    | 2.2 | 10  |    |
| t <sub>D(off)</sub> | Turn – Off Delay Time         |                                                         | 18  | 33  |    |
| t <sub>f</sub>      | Fall Time                     |                                                         | 2.3 | 10  |    |
| Qg                  | Total Gate Charge             | $V_{GS} = 4.5 V, V_{DD} = 10 V,$                        | 5.2 | 7.3 | nC |
| Q <sub>gs</sub>     | Gate to Source Gate Charge    | i <sub>D</sub> = 5.0 A                                  | 0.6 |     |    |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge |                                                         | 0.9 |     |    |

#### ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted) (continued)

| Symbol          | Parameter                                             | Test Condition                                         | Min | Тур | Max | Unit |  |
|-----------------|-------------------------------------------------------|--------------------------------------------------------|-----|-----|-----|------|--|
| DRAIN-SOU       | DRAIN-SOURCE DIODE CHARACTERISTICS                    |                                                        |     |     |     |      |  |
| I <sub>S</sub>  | Maximum Continuous Source-Drain Diode Forward Current |                                                        |     |     | 1.1 | А    |  |
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage                 | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 1.1 A (Note 2) |     | 0.7 | 1.2 | V    |  |
| t <sub>rr</sub> | Reverse Recovery Time                                 | I <sub>F</sub> = 5.0 A, di/dt = 100 A/μs               |     | 19  | 35  | ns   |  |
| Q <sub>rr</sub> | Reverse Recovery Charge                               |                                                        |     | 5   | 10  | nC   |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

NOTES:

- 1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 × 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta JA}$  is determined by the user's board design. (a)  $R_{\theta JA} = 86 \text{ }^{\circ}\text{C/W}$  when mounted on a 1 in<sup>2</sup> pad of 2 oz copper, 1.5" x 1.5" x 0.062" thick PCB. For single operation.

  - (b) R<sub>0JA</sub> = 173 °C/W when mounted on a a minimum pad of 2 oz copper. For single operation.
  - (c)  $R_{\theta JA}^{\circ} = 69 \circ C/W$  when mounted on a 1 in<sup>2</sup> pad of 2 oz copper, 1.5" x 1.5" x 0.062" thick PCB. For dual operation.
  - (d)  $R_{\theta,JA} = 151 \text{ °C/W}$  when mounted on a a minimum pad of 2 oz copper. For dual operation.



- 2. Pulse Test: Pulse Width < 300 μs, Duty cycle < 2.0%.
- 3. The diode connected between the gate and source serves only as protection against ESD. No gate overvoltage rating is implied.

#### **TYPICAL CHARACTERISTICS**

(T<sub>J</sub> = 25°C unless otherwise noted)



#### TYPICAL CHARACTERISTICS (continued)

 $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ 



Figure 11. Single Pulse Maximum Power Dissipation



(T<sub>J</sub> = 25°C unless otherwise noted)



Figure 12. Junction to Ambient Transient Thermal Response Curve

POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.

MicroFET is trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



WDFN6 2x2, 0.65P CASE 511DA ISSUE O

DATE 31 JUL 2016









NOTES:

- A. CONFORM TO JADEC REGISTRATIONS MO-229, VARIATION VCCC, EXCEPT WHERE NOTED.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN.

F. NON-JEDEC DUAL DAP

| DOCUMENT NUMBER:                                                                  | 98AON13615G                                                                                   | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                          |                                                       |  |  |  |  |
|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|
| DESCRIPTION:                                                                      | WDFN6 2X2, 0.65P                                                                              |                                                                                                                                                                                                                                                                                                              | PAGE 1 OF 1                                           |  |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to any<br>articular purpose, nor does ON Semiconductor | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product or<br>cidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>r circuit, and specifically |  |  |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative